Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T16,T17 |
| 1 | 0 | Covered | T56,T16,T17 |
| 1 | 1 | Covered | T56,T16,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T16,T17 |
| 1 | 0 | Covered | T56,T16,T17 |
| 1 | 1 | Covered | T56,T16,T17 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
291 |
0 |
0 |
| T6 |
247895 |
0 |
0 |
0 |
| T14 |
162833 |
0 |
0 |
0 |
| T16 |
47328 |
8 |
0 |
0 |
| T17 |
0 |
8 |
0 |
0 |
| T18 |
0 |
8 |
0 |
0 |
| T24 |
0 |
12 |
0 |
0 |
| T25 |
0 |
6 |
0 |
0 |
| T52 |
1021240 |
49 |
0 |
0 |
| T53 |
1131128 |
0 |
0 |
0 |
| T56 |
40415 |
17 |
0 |
0 |
| T62 |
226569 |
0 |
0 |
0 |
| T64 |
25920 |
0 |
0 |
0 |
| T67 |
262824 |
0 |
0 |
0 |
| T98 |
581868 |
0 |
0 |
0 |
| T99 |
762696 |
0 |
0 |
0 |
| T107 |
0 |
15 |
0 |
0 |
| T108 |
0 |
16 |
0 |
0 |
| T109 |
0 |
6 |
0 |
0 |
| T110 |
0 |
49 |
0 |
0 |
| T112 |
10681 |
0 |
0 |
0 |
| T132 |
0 |
6 |
0 |
0 |
| T139 |
0 |
16 |
0 |
0 |
| T140 |
0 |
6 |
0 |
0 |
| T141 |
39033 |
0 |
0 |
0 |
| T142 |
42901 |
0 |
0 |
0 |
| T143 |
71897 |
0 |
0 |
0 |
| T144 |
59698 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
12 |
0 |
0 |
| T147 |
0 |
6 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T260 |
291948 |
0 |
0 |
0 |
| T348 |
240748 |
0 |
0 |
0 |
| T414 |
0 |
6 |
0 |
0 |
| T415 |
0 |
6 |
0 |
0 |
| T416 |
158788 |
0 |
0 |
0 |
| T417 |
174516 |
0 |
0 |
0 |
| T418 |
532012 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
301 |
0 |
0 |
| T6 |
488911 |
0 |
0 |
0 |
| T14 |
321001 |
0 |
0 |
0 |
| T16 |
1369 |
4 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T24 |
0 |
9 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T52 |
1021240 |
21 |
0 |
0 |
| T53 |
1131128 |
0 |
0 |
0 |
| T56 |
79285 |
7 |
0 |
0 |
| T62 |
300759 |
0 |
0 |
0 |
| T64 |
50631 |
0 |
0 |
0 |
| T67 |
262824 |
0 |
0 |
0 |
| T98 |
581868 |
0 |
0 |
0 |
| T99 |
762696 |
0 |
0 |
0 |
| T107 |
0 |
7 |
0 |
0 |
| T108 |
0 |
7 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T110 |
0 |
21 |
0 |
0 |
| T112 |
20480 |
0 |
0 |
0 |
| T132 |
0 |
2 |
0 |
0 |
| T139 |
0 |
8 |
0 |
0 |
| T140 |
0 |
2 |
0 |
0 |
| T141 |
76461 |
0 |
0 |
0 |
| T142 |
84005 |
0 |
0 |
0 |
| T143 |
141217 |
0 |
0 |
0 |
| T144 |
116642 |
0 |
0 |
0 |
| T145 |
0 |
2 |
0 |
0 |
| T146 |
0 |
4 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T260 |
291948 |
0 |
0 |
0 |
| T333 |
0 |
1 |
0 |
0 |
| T348 |
240748 |
0 |
0 |
0 |
| T414 |
0 |
2 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
| T416 |
158788 |
0 |
0 |
0 |
| T417 |
174516 |
0 |
0 |
0 |
| T418 |
532012 |
0 |
0 |
0 |