Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T11,T12 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T56,T10,T11 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T11,T12 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
29094 |
28567 |
0 |
0 |
selKnown1 |
147057 |
145646 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29094 |
28567 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
4 |
3 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T10 |
19 |
18 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T13 |
32 |
31 |
0 |
0 |
T29 |
13 |
11 |
0 |
0 |
T30 |
6 |
5 |
0 |
0 |
T33 |
3 |
2 |
0 |
0 |
T54 |
6 |
5 |
0 |
0 |
T55 |
3 |
2 |
0 |
0 |
T112 |
1 |
0 |
0 |
0 |
T119 |
52 |
51 |
0 |
0 |
T175 |
1 |
0 |
0 |
0 |
T203 |
0 |
2 |
0 |
0 |
T214 |
0 |
2 |
0 |
0 |
T233 |
3 |
2 |
0 |
0 |
T234 |
5 |
4 |
0 |
0 |
T235 |
8 |
7 |
0 |
0 |
T236 |
3 |
2 |
0 |
0 |
T237 |
8 |
7 |
0 |
0 |
T238 |
3 |
2 |
0 |
0 |
T239 |
9 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147057 |
145646 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
0 |
2 |
0 |
0 |
T11 |
576 |
575 |
0 |
0 |
T29 |
6 |
10 |
0 |
0 |
T30 |
16 |
33 |
0 |
0 |
T31 |
16 |
30 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T33 |
4 |
8 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T60 |
5 |
4 |
0 |
0 |
T61 |
2 |
1 |
0 |
0 |
T63 |
1 |
0 |
0 |
0 |
T113 |
2 |
1 |
0 |
0 |
T119 |
1 |
0 |
0 |
0 |
T125 |
2 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T234 |
16 |
31 |
0 |
0 |
T235 |
12 |
25 |
0 |
0 |
T236 |
16 |
15 |
0 |
0 |
T237 |
23 |
22 |
0 |
0 |
T238 |
19 |
18 |
0 |
0 |
T239 |
21 |
20 |
0 |
0 |
T240 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T119,T13,T4 |
0 | 1 | Covered | T119,T13,T4 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T119,T13,T4 |
1 | 1 | Covered | T119,T13,T4 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
880 |
748 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
4 |
3 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T13 |
32 |
31 |
0 |
0 |
T54 |
6 |
5 |
0 |
0 |
T55 |
3 |
2 |
0 |
0 |
T112 |
1 |
0 |
0 |
0 |
T119 |
52 |
51 |
0 |
0 |
T175 |
1 |
0 |
0 |
0 |
T203 |
0 |
2 |
0 |
0 |
T214 |
0 |
2 |
0 |
0 |
T233 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1781 |
765 |
0 |
0 |
T2 |
2 |
1 |
0 |
0 |
T3 |
2 |
1 |
0 |
0 |
T4 |
0 |
2 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T60 |
5 |
4 |
0 |
0 |
T61 |
2 |
1 |
0 |
0 |
T63 |
1 |
0 |
0 |
0 |
T113 |
2 |
1 |
0 |
0 |
T119 |
1 |
0 |
0 |
0 |
T125 |
2 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T240 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
4992 |
4973 |
0 |
0 |
selKnown1 |
2458 |
2436 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4992 |
4973 |
0 |
0 |
T10 |
19 |
18 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
1026 |
1025 |
0 |
0 |
T29 |
11 |
10 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T44 |
332 |
331 |
0 |
0 |
T45 |
1026 |
1025 |
0 |
0 |
T100 |
260 |
259 |
0 |
0 |
T101 |
216 |
215 |
0 |
0 |
T241 |
933 |
932 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2458 |
2436 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
576 |
575 |
0 |
0 |
T12 |
576 |
575 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
545 |
544 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
576 |
575 |
0 |
0 |
T100 |
1 |
0 |
0 |
0 |
T234 |
0 |
16 |
0 |
0 |
T235 |
0 |
14 |
0 |
0 |
T241 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T29,T30,T33 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T29,T30,T33 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
47 |
38 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
6 |
5 |
0 |
0 |
T33 |
3 |
2 |
0 |
0 |
T234 |
5 |
4 |
0 |
0 |
T235 |
8 |
7 |
0 |
0 |
T236 |
3 |
2 |
0 |
0 |
T237 |
8 |
7 |
0 |
0 |
T238 |
3 |
2 |
0 |
0 |
T239 |
9 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156 |
139 |
0 |
0 |
T29 |
6 |
5 |
0 |
0 |
T30 |
16 |
15 |
0 |
0 |
T31 |
16 |
15 |
0 |
0 |
T33 |
4 |
3 |
0 |
0 |
T234 |
16 |
15 |
0 |
0 |
T235 |
12 |
11 |
0 |
0 |
T236 |
16 |
15 |
0 |
0 |
T237 |
23 |
22 |
0 |
0 |
T238 |
19 |
18 |
0 |
0 |
T239 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T12,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5018 |
4998 |
0 |
0 |
selKnown1 |
195 |
177 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5018 |
4998 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
19 |
18 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T44 |
353 |
352 |
0 |
0 |
T45 |
1026 |
1025 |
0 |
0 |
T100 |
246 |
245 |
0 |
0 |
T101 |
218 |
217 |
0 |
0 |
T241 |
959 |
958 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195 |
177 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T29 |
13 |
12 |
0 |
0 |
T30 |
18 |
17 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T234 |
0 |
26 |
0 |
0 |
T235 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
50 |
37 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
9 |
8 |
0 |
0 |
T33 |
4 |
3 |
0 |
0 |
T234 |
3 |
2 |
0 |
0 |
T235 |
3 |
2 |
0 |
0 |
T236 |
5 |
4 |
0 |
0 |
T237 |
6 |
5 |
0 |
0 |
T238 |
4 |
3 |
0 |
0 |
T239 |
10 |
9 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152 |
136 |
0 |
0 |
T29 |
8 |
7 |
0 |
0 |
T30 |
14 |
13 |
0 |
0 |
T31 |
18 |
17 |
0 |
0 |
T33 |
5 |
4 |
0 |
0 |
T234 |
16 |
15 |
0 |
0 |
T235 |
16 |
15 |
0 |
0 |
T236 |
12 |
11 |
0 |
0 |
T237 |
17 |
16 |
0 |
0 |
T238 |
21 |
20 |
0 |
0 |
T239 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T10,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T10,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5347 |
5324 |
0 |
0 |
selKnown1 |
510 |
496 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5347 |
5324 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T30 |
0 |
16 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
462 |
461 |
0 |
0 |
T45 |
1025 |
1024 |
0 |
0 |
T100 |
404 |
403 |
0 |
0 |
T101 |
0 |
365 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T241 |
916 |
915 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510 |
496 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
117 |
116 |
0 |
0 |
T12 |
117 |
116 |
0 |
0 |
T29 |
7 |
6 |
0 |
0 |
T30 |
22 |
21 |
0 |
0 |
T31 |
16 |
15 |
0 |
0 |
T33 |
7 |
6 |
0 |
0 |
T45 |
117 |
116 |
0 |
0 |
T234 |
13 |
12 |
0 |
0 |
T235 |
18 |
17 |
0 |
0 |
T236 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T11,T107 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T11,T107 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85 |
63 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T29 |
8 |
7 |
0 |
0 |
T30 |
8 |
7 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T33 |
3 |
2 |
0 |
0 |
T44 |
3 |
2 |
0 |
0 |
T100 |
3 |
2 |
0 |
0 |
T101 |
3 |
2 |
0 |
0 |
T234 |
0 |
3 |
0 |
0 |
T235 |
0 |
5 |
0 |
0 |
T241 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131 |
117 |
0 |
0 |
T29 |
6 |
5 |
0 |
0 |
T30 |
14 |
13 |
0 |
0 |
T31 |
16 |
15 |
0 |
0 |
T33 |
3 |
2 |
0 |
0 |
T234 |
13 |
12 |
0 |
0 |
T235 |
10 |
9 |
0 |
0 |
T236 |
16 |
15 |
0 |
0 |
T237 |
20 |
19 |
0 |
0 |
T238 |
14 |
13 |
0 |
0 |
T239 |
15 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T10,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T34,T9 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T10,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5382 |
5359 |
0 |
0 |
selKnown1 |
304 |
291 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5382 |
5359 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T30 |
0 |
13 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
481 |
480 |
0 |
0 |
T45 |
1026 |
1025 |
0 |
0 |
T100 |
389 |
388 |
0 |
0 |
T101 |
0 |
368 |
0 |
0 |
T107 |
1 |
0 |
0 |
0 |
T108 |
1 |
0 |
0 |
0 |
T241 |
942 |
941 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
304 |
291 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T29 |
9 |
8 |
0 |
0 |
T30 |
24 |
23 |
0 |
0 |
T31 |
18 |
17 |
0 |
0 |
T33 |
2 |
1 |
0 |
0 |
T34 |
118 |
117 |
0 |
0 |
T234 |
32 |
31 |
0 |
0 |
T235 |
17 |
16 |
0 |
0 |
T236 |
12 |
11 |
0 |
0 |
T237 |
22 |
21 |
0 |
0 |
T238 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T56,T11,T107 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T56,T11,T107 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68 |
46 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T29 |
5 |
4 |
0 |
0 |
T30 |
4 |
3 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T33 |
5 |
4 |
0 |
0 |
T44 |
3 |
2 |
0 |
0 |
T100 |
3 |
2 |
0 |
0 |
T101 |
3 |
2 |
0 |
0 |
T235 |
0 |
3 |
0 |
0 |
T236 |
0 |
6 |
0 |
0 |
T241 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155 |
138 |
0 |
0 |
T29 |
6 |
5 |
0 |
0 |
T30 |
22 |
21 |
0 |
0 |
T31 |
19 |
18 |
0 |
0 |
T33 |
4 |
3 |
0 |
0 |
T234 |
26 |
25 |
0 |
0 |
T235 |
10 |
9 |
0 |
0 |
T236 |
7 |
6 |
0 |
0 |
T237 |
23 |
22 |
0 |
0 |
T238 |
9 |
8 |
0 |
0 |
T239 |
22 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T52,T53 |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T52,T53 |
1 | 1 | Covered | T11,T12,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2436 |
2412 |
0 |
0 |
selKnown1 |
4805 |
4774 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2436 |
2412 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T11 |
576 |
575 |
0 |
0 |
T12 |
576 |
575 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T30 |
0 |
25 |
0 |
0 |
T31 |
0 |
17 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
546 |
545 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T45 |
576 |
575 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T234 |
0 |
20 |
0 |
0 |
T235 |
0 |
10 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4805 |
4774 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
297 |
296 |
0 |
0 |
T45 |
1025 |
1024 |
0 |
0 |
T100 |
0 |
223 |
0 |
0 |
T101 |
0 |
178 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T241 |
0 |
915 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T52,T53 |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T52,T53 |
1 | 1 | Covered | T11,T12,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2441 |
2417 |
0 |
0 |
selKnown1 |
4802 |
4771 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2441 |
2417 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T11 |
576 |
575 |
0 |
0 |
T12 |
576 |
575 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T30 |
0 |
26 |
0 |
0 |
T31 |
0 |
20 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
546 |
545 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T45 |
576 |
575 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T234 |
0 |
20 |
0 |
0 |
T235 |
0 |
10 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4802 |
4771 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T30 |
0 |
8 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
297 |
296 |
0 |
0 |
T45 |
1025 |
1024 |
0 |
0 |
T100 |
0 |
223 |
0 |
0 |
T101 |
0 |
178 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T241 |
0 |
915 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T52,T53 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T52,T53 |
1 | 1 | Covered | T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
182 |
151 |
0 |
0 |
selKnown1 |
4845 |
4816 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
182 |
151 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T29 |
0 |
9 |
0 |
0 |
T30 |
0 |
20 |
0 |
0 |
T31 |
0 |
17 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T234 |
0 |
16 |
0 |
0 |
T235 |
0 |
16 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4845 |
4816 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T30 |
0 |
15 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
316 |
315 |
0 |
0 |
T45 |
1026 |
1025 |
0 |
0 |
T100 |
0 |
208 |
0 |
0 |
T101 |
0 |
181 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T241 |
0 |
941 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T52,T53 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T52,T53 |
1 | 1 | Covered | T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
180 |
149 |
0 |
0 |
selKnown1 |
4840 |
4811 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
180 |
149 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T29 |
0 |
8 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
T31 |
0 |
17 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T234 |
0 |
15 |
0 |
0 |
T235 |
0 |
17 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4840 |
4811 |
0 |
0 |
T11 |
1026 |
1025 |
0 |
0 |
T12 |
1026 |
1025 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T30 |
0 |
15 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
316 |
315 |
0 |
0 |
T45 |
1026 |
1025 |
0 |
0 |
T100 |
0 |
208 |
0 |
0 |
T101 |
0 |
181 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T241 |
0 |
941 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T56,T6,T52 |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T56,T11,T107 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T56,T6,T52 |
1 | 1 | Covered | T11,T12,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
524 |
502 |
0 |
0 |
selKnown1 |
30464 |
30428 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524 |
502 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
117 |
116 |
0 |
0 |
T12 |
117 |
116 |
0 |
0 |
T29 |
14 |
13 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T45 |
117 |
116 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T234 |
0 |
17 |
0 |
0 |
T235 |
0 |
17 |
0 |
0 |
T236 |
0 |
14 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30464 |
30428 |
0 |
0 |
T4 |
1676 |
1675 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T15 |
4724 |
4723 |
0 |
0 |
T40 |
20 |
19 |
0 |
0 |
T43 |
18 |
17 |
0 |
0 |
T56 |
2 |
1 |
0 |
0 |
T107 |
2 |
1 |
0 |
0 |
T108 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T56,T6,T52 |
0 | 1 | Covered | T11,T12,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T56,T11,T107 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T56,T6,T52 |
1 | 1 | Covered | T11,T12,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
526 |
504 |
0 |
0 |
selKnown1 |
30470 |
30434 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
526 |
504 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
117 |
116 |
0 |
0 |
T12 |
117 |
116 |
0 |
0 |
T29 |
14 |
13 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
T31 |
0 |
16 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T45 |
117 |
116 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T174 |
1 |
0 |
0 |
0 |
T234 |
0 |
17 |
0 |
0 |
T235 |
0 |
19 |
0 |
0 |
T236 |
0 |
14 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30470 |
30434 |
0 |
0 |
T4 |
1676 |
1675 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T15 |
4724 |
4723 |
0 |
0 |
T40 |
20 |
19 |
0 |
0 |
T43 |
18 |
17 |
0 |
0 |
T56 |
2 |
1 |
0 |
0 |
T107 |
2 |
1 |
0 |
0 |
T108 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T242,T21 |
0 | 1 | Covered | T242,T21,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T56,T11,T107 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T242,T21 |
1 | 1 | Covered | T242,T21,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
461 |
416 |
0 |
0 |
selKnown1 |
30495 |
30459 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461 |
416 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
8 |
7 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T138 |
31 |
30 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T242 |
2 |
1 |
0 |
0 |
T243 |
0 |
7 |
0 |
0 |
T244 |
0 |
1 |
0 |
0 |
T245 |
0 |
1 |
0 |
0 |
T246 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30495 |
30459 |
0 |
0 |
T4 |
1676 |
1675 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T15 |
4724 |
4723 |
0 |
0 |
T40 |
20 |
19 |
0 |
0 |
T43 |
18 |
17 |
0 |
0 |
T56 |
2 |
1 |
0 |
0 |
T107 |
2 |
1 |
0 |
0 |
T108 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T242,T21 |
0 | 1 | Covered | T242,T21,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T56,T11,T107 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T242,T21 |
1 | 1 | Covered | T242,T21,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
475 |
430 |
0 |
0 |
selKnown1 |
30494 |
30458 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
475 |
430 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
8 |
7 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T110 |
1 |
0 |
0 |
0 |
T138 |
31 |
30 |
0 |
0 |
T150 |
1 |
0 |
0 |
0 |
T242 |
2 |
1 |
0 |
0 |
T243 |
0 |
7 |
0 |
0 |
T244 |
0 |
1 |
0 |
0 |
T245 |
0 |
1 |
0 |
0 |
T246 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30494 |
30458 |
0 |
0 |
T4 |
1676 |
1675 |
0 |
0 |
T10 |
18 |
17 |
0 |
0 |
T11 |
1025 |
1024 |
0 |
0 |
T12 |
1025 |
1024 |
0 |
0 |
T15 |
4724 |
4723 |
0 |
0 |
T40 |
20 |
19 |
0 |
0 |
T43 |
18 |
17 |
0 |
0 |
T56 |
2 |
1 |
0 |
0 |
T107 |
2 |
1 |
0 |
0 |
T108 |
2 |
1 |
0 |
0 |