Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
88.26 96.47 89.29 87.38 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1066053174 4418 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1066053174 4418 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1066053174 4418 0 0
T1 137560 2 0 0
T2 248642 4 0 0
T3 281099 4 0 0
T5 422302 0 0 0
T32 744770 2 0 0
T37 160879 2 0 0
T56 116036 0 0 0
T60 605720 10 0 0
T61 171927 2 0 0
T63 144054 1 0 0
T95 228904 0 0 0
T113 260637 4 0 0
T125 230926 4 0 0
T141 154296 0 0 0
T199 157386 0 0 0
T212 221313 0 0 0
T221 77457 8 0 0
T222 0 8 0 0
T223 0 10 0 0
T272 99153 0 0 0
T313 0 8 0 0
T314 0 6 0 0
T315 0 3 0 0
T316 660980 0 0 0
T317 152918 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1066053174 4418 0 0
T1 137560 2 0 0
T2 248642 4 0 0
T3 281099 4 0 0
T5 422302 0 0 0
T32 744770 2 0 0
T37 160879 2 0 0
T56 116036 0 0 0
T60 605720 10 0 0
T61 171927 2 0 0
T63 144054 1 0 0
T95 228904 0 0 0
T113 260637 4 0 0
T125 230926 4 0 0
T141 154296 0 0 0
T199 157386 0 0 0
T212 221313 0 0 0
T221 77457 8 0 0
T222 0 8 0 0
T223 0 10 0 0
T272 99153 0 0 0
T313 0 8 0 0
T314 0 6 0 0
T315 0 3 0 0
T316 660980 0 0 0
T317 152918 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 533026587 43 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 533026587 43 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 533026587 43 0 0
T5 422302 0 0 0
T56 116036 0 0 0
T95 228904 0 0 0
T141 154296 0 0 0
T199 157386 0 0 0
T212 221313 0 0 0
T221 77457 8 0 0
T222 0 8 0 0
T223 0 10 0 0
T272 99153 0 0 0
T313 0 8 0 0
T314 0 6 0 0
T315 0 3 0 0
T316 660980 0 0 0
T317 152918 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 533026587 43 0 0
T5 422302 0 0 0
T56 116036 0 0 0
T95 228904 0 0 0
T141 154296 0 0 0
T199 157386 0 0 0
T212 221313 0 0 0
T221 77457 8 0 0
T222 0 8 0 0
T223 0 10 0 0
T272 99153 0 0 0
T313 0 8 0 0
T314 0 6 0 0
T315 0 3 0 0
T316 660980 0 0 0
T317 152918 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 533026587 4375 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 533026587 4375 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 533026587 4375 0 0
T1 137560 2 0 0
T2 248642 4 0 0
T3 281099 4 0 0
T32 744770 2 0 0
T37 160879 2 0 0
T60 605720 10 0 0
T61 171927 2 0 0
T63 144054 1 0 0
T113 260637 4 0 0
T125 230926 4 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 533026587 4375 0 0
T1 137560 2 0 0
T2 248642 4 0 0
T3 281099 4 0 0
T32 744770 2 0 0
T37 160879 2 0 0
T60 605720 10 0 0
T61 171927 2 0 0
T63 144054 1 0 0
T113 260637 4 0 0
T125 230926 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%