Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T50,T47 |
| 1 | 0 | Covered | T48,T50,T47 |
| 1 | 1 | Covered | T48,T47,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T50,T47 |
| 1 | 0 | Covered | T48,T47,T52 |
| 1 | 1 | Covered | T48,T50,T47 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
295 |
0 |
0 |
| T7 |
1233 |
0 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
587 |
4 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T66 |
726 |
0 |
0 |
0 |
| T103 |
3181 |
0 |
0 |
0 |
| T104 |
700 |
0 |
0 |
0 |
| T105 |
953 |
0 |
0 |
0 |
| T106 |
1478 |
0 |
0 |
0 |
| T107 |
950 |
0 |
0 |
0 |
| T108 |
632 |
0 |
0 |
0 |
| T109 |
508 |
0 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
298 |
0 |
0 |
| T7 |
56641 |
0 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
31491 |
5 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
5 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T66 |
35532 |
0 |
0 |
0 |
| T103 |
360919 |
0 |
0 |
0 |
| T104 |
63145 |
0 |
0 |
0 |
| T105 |
59966 |
0 |
0 |
0 |
| T106 |
61510 |
0 |
0 |
0 |
| T107 |
70703 |
0 |
0 |
0 |
| T108 |
48233 |
0 |
0 |
0 |
| T109 |
36108 |
0 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T50,T47 |
| 1 | 0 | Covered | T48,T50,T47 |
| 1 | 1 | Covered | T48,T47,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T50,T47 |
| 1 | 0 | Covered | T48,T47,T52 |
| 1 | 1 | Covered | T48,T50,T47 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
297 |
0 |
0 |
| T7 |
56641 |
0 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
31491 |
5 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T66 |
35532 |
0 |
0 |
0 |
| T103 |
360919 |
0 |
0 |
0 |
| T104 |
63145 |
0 |
0 |
0 |
| T105 |
59966 |
0 |
0 |
0 |
| T106 |
61510 |
0 |
0 |
0 |
| T107 |
70703 |
0 |
0 |
0 |
| T108 |
48233 |
0 |
0 |
0 |
| T109 |
36108 |
0 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
297 |
0 |
0 |
| T7 |
1233 |
0 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
587 |
5 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
4 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T66 |
726 |
0 |
0 |
0 |
| T103 |
3181 |
0 |
0 |
0 |
| T104 |
700 |
0 |
0 |
0 |
| T105 |
953 |
0 |
0 |
0 |
| T106 |
1478 |
0 |
0 |
0 |
| T107 |
950 |
0 |
0 |
0 |
| T108 |
632 |
0 |
0 |
0 |
| T109 |
508 |
0 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
312 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
14 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
7 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
312 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
14 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
7 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
312 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
14 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
7 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
312 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
14 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
7 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T54,T132 |
| 1 | 0 | Covered | T50,T54,T132 |
| 1 | 1 | Covered | T54,T148,T349 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T54,T132 |
| 1 | 0 | Covered | T54,T148,T349 |
| 1 | 1 | Covered | T50,T54,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
250 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
8 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
251 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T54 |
0 |
3 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
8 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T54,T132 |
| 1 | 0 | Covered | T50,T54,T132 |
| 1 | 1 | Covered | T54,T148,T349 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T54,T132 |
| 1 | 0 | Covered | T54,T148,T349 |
| 1 | 1 | Covered | T50,T54,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
250 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
8 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
250 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
8 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T55,T132 |
| 1 | 0 | Covered | T50,T55,T132 |
| 1 | 1 | Covered | T55,T148,T349 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T55,T132 |
| 1 | 0 | Covered | T55,T148,T349 |
| 1 | 1 | Covered | T50,T55,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
313 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
314 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T55 |
0 |
3 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T55,T132 |
| 1 | 0 | Covered | T50,T55,T132 |
| 1 | 1 | Covered | T55,T148,T349 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T55,T132 |
| 1 | 0 | Covered | T55,T148,T349 |
| 1 | 1 | Covered | T50,T55,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
313 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
313 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
279 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
3 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
279 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
3 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
279 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
3 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
279 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
3 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T57,T76 |
| 1 | 0 | Covered | T56,T57,T76 |
| 1 | 1 | Covered | T56,T57,T76 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T57,T76 |
| 1 | 0 | Covered | T56,T57,T76 |
| 1 | 1 | Covered | T56,T57,T76 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
314 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T56 |
4308 |
4 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T76 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T112 |
0 |
4 |
0 |
0 |
| T116 |
5351 |
0 |
0 |
0 |
| T314 |
596 |
0 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
2 |
0 |
0 |
| T394 |
0 |
4 |
0 |
0 |
| T395 |
590 |
0 |
0 |
0 |
| T396 |
447 |
0 |
0 |
0 |
| T397 |
742 |
0 |
0 |
0 |
| T398 |
450 |
0 |
0 |
0 |
| T399 |
392 |
0 |
0 |
0 |
| T400 |
1012 |
0 |
0 |
0 |
| T401 |
1039 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
314 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T56 |
149062 |
4 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T76 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T112 |
0 |
4 |
0 |
0 |
| T116 |
449672 |
0 |
0 |
0 |
| T314 |
44777 |
0 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
2 |
0 |
0 |
| T394 |
0 |
4 |
0 |
0 |
| T395 |
42613 |
0 |
0 |
0 |
| T396 |
33821 |
0 |
0 |
0 |
| T397 |
55496 |
0 |
0 |
0 |
| T398 |
18193 |
0 |
0 |
0 |
| T399 |
21671 |
0 |
0 |
0 |
| T400 |
59761 |
0 |
0 |
0 |
| T401 |
61921 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T57,T76 |
| 1 | 0 | Covered | T56,T57,T76 |
| 1 | 1 | Covered | T56,T57,T76 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T57,T76 |
| 1 | 0 | Covered | T56,T57,T76 |
| 1 | 1 | Covered | T56,T57,T76 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
314 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T56 |
149062 |
4 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T76 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T112 |
0 |
4 |
0 |
0 |
| T116 |
449672 |
0 |
0 |
0 |
| T314 |
44777 |
0 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
2 |
0 |
0 |
| T394 |
0 |
4 |
0 |
0 |
| T395 |
42613 |
0 |
0 |
0 |
| T396 |
33821 |
0 |
0 |
0 |
| T397 |
55496 |
0 |
0 |
0 |
| T398 |
18193 |
0 |
0 |
0 |
| T399 |
21671 |
0 |
0 |
0 |
| T400 |
59761 |
0 |
0 |
0 |
| T401 |
61921 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
314 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T56 |
4308 |
4 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T76 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T112 |
0 |
4 |
0 |
0 |
| T116 |
5351 |
0 |
0 |
0 |
| T314 |
596 |
0 |
0 |
0 |
| T392 |
0 |
2 |
0 |
0 |
| T393 |
0 |
2 |
0 |
0 |
| T394 |
0 |
4 |
0 |
0 |
| T395 |
590 |
0 |
0 |
0 |
| T396 |
447 |
0 |
0 |
0 |
| T397 |
742 |
0 |
0 |
0 |
| T398 |
450 |
0 |
0 |
0 |
| T399 |
392 |
0 |
0 |
0 |
| T400 |
1012 |
0 |
0 |
0 |
| T401 |
1039 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T113,T132 |
| 1 | 0 | Covered | T50,T113,T132 |
| 1 | 1 | Covered | T113,T148,T349 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T113,T132 |
| 1 | 0 | Covered | T113,T148,T349 |
| 1 | 1 | Covered | T50,T113,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
289 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T113 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
4 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
290 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T113 |
0 |
3 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
4 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T113,T132 |
| 1 | 0 | Covered | T50,T113,T132 |
| 1 | 1 | Covered | T113,T148,T349 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T113,T132 |
| 1 | 0 | Covered | T113,T148,T349 |
| 1 | 1 | Covered | T50,T113,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
289 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T113 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
4 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
289 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T113 |
0 |
2 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
4 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
311 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
311 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
311 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
311 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
62 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T50,T47 |
| 1 | 0 | Covered | T48,T50,T47 |
| 1 | 1 | Covered | T48,T52,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T50,T47 |
| 1 | 0 | Covered | T48,T52,T53 |
| 1 | 1 | Covered | T48,T50,T47 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
308 |
0 |
0 |
| T7 |
1233 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
587 |
2 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T66 |
726 |
0 |
0 |
0 |
| T103 |
3181 |
0 |
0 |
0 |
| T104 |
700 |
0 |
0 |
0 |
| T105 |
953 |
0 |
0 |
0 |
| T106 |
1478 |
0 |
0 |
0 |
| T107 |
950 |
0 |
0 |
0 |
| T108 |
632 |
0 |
0 |
0 |
| T109 |
508 |
0 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
14 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
308 |
0 |
0 |
| T7 |
56641 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
31491 |
2 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T66 |
35532 |
0 |
0 |
0 |
| T103 |
360919 |
0 |
0 |
0 |
| T104 |
63145 |
0 |
0 |
0 |
| T105 |
59966 |
0 |
0 |
0 |
| T106 |
61510 |
0 |
0 |
0 |
| T107 |
70703 |
0 |
0 |
0 |
| T108 |
48233 |
0 |
0 |
0 |
| T109 |
36108 |
0 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
14 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T50,T47 |
| 1 | 0 | Covered | T48,T50,T47 |
| 1 | 1 | Covered | T48,T52,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T50,T47 |
| 1 | 0 | Covered | T48,T52,T53 |
| 1 | 1 | Covered | T48,T50,T47 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
308 |
0 |
0 |
| T7 |
56641 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
31491 |
2 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T66 |
35532 |
0 |
0 |
0 |
| T103 |
360919 |
0 |
0 |
0 |
| T104 |
63145 |
0 |
0 |
0 |
| T105 |
59966 |
0 |
0 |
0 |
| T106 |
61510 |
0 |
0 |
0 |
| T107 |
70703 |
0 |
0 |
0 |
| T108 |
48233 |
0 |
0 |
0 |
| T109 |
36108 |
0 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
14 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
308 |
0 |
0 |
| T7 |
1233 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
587 |
2 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T66 |
726 |
0 |
0 |
0 |
| T103 |
3181 |
0 |
0 |
0 |
| T104 |
700 |
0 |
0 |
0 |
| T105 |
953 |
0 |
0 |
0 |
| T106 |
1478 |
0 |
0 |
0 |
| T107 |
950 |
0 |
0 |
0 |
| T108 |
632 |
0 |
0 |
0 |
| T109 |
508 |
0 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
14 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
265 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
6 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
265 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
6 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
265 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
6 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
265 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
6 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T54,T132 |
| 1 | 0 | Covered | T50,T54,T132 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T54,T132 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T54,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
302 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
16 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
302 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
16 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T54,T132 |
| 1 | 0 | Covered | T50,T54,T132 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T54,T132 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T54,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
302 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
16 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
302 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
16 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T55,T132 |
| 1 | 0 | Covered | T50,T55,T132 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T55,T132 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T55,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
273 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
5 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
273 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
5 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T55,T132 |
| 1 | 0 | Covered | T50,T55,T132 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T55,T132 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T55,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
273 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
5 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
273 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
5 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
287 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
20 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
8 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
287 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
20 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
8 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
287 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
20 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
8 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
287 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
20 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
8 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T57,T76 |
| 1 | 0 | Covered | T56,T57,T76 |
| 1 | 1 | Covered | T56,T112,T394 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T57,T76 |
| 1 | 0 | Covered | T56,T112,T394 |
| 1 | 1 | Covered | T56,T57,T76 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
291 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T56 |
4308 |
2 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T116 |
5351 |
0 |
0 |
0 |
| T314 |
596 |
0 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T395 |
590 |
0 |
0 |
0 |
| T396 |
447 |
0 |
0 |
0 |
| T397 |
742 |
0 |
0 |
0 |
| T398 |
450 |
0 |
0 |
0 |
| T399 |
392 |
0 |
0 |
0 |
| T400 |
1012 |
0 |
0 |
0 |
| T401 |
1039 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
291 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T56 |
149062 |
2 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T116 |
449672 |
0 |
0 |
0 |
| T314 |
44777 |
0 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T395 |
42613 |
0 |
0 |
0 |
| T396 |
33821 |
0 |
0 |
0 |
| T397 |
55496 |
0 |
0 |
0 |
| T398 |
18193 |
0 |
0 |
0 |
| T399 |
21671 |
0 |
0 |
0 |
| T400 |
59761 |
0 |
0 |
0 |
| T401 |
61921 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T57,T76 |
| 1 | 0 | Covered | T56,T57,T76 |
| 1 | 1 | Covered | T56,T112,T394 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T56,T57,T76 |
| 1 | 0 | Covered | T56,T112,T394 |
| 1 | 1 | Covered | T56,T57,T76 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
291 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T56 |
149062 |
2 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T116 |
449672 |
0 |
0 |
0 |
| T314 |
44777 |
0 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T395 |
42613 |
0 |
0 |
0 |
| T396 |
33821 |
0 |
0 |
0 |
| T397 |
55496 |
0 |
0 |
0 |
| T398 |
18193 |
0 |
0 |
0 |
| T399 |
21671 |
0 |
0 |
0 |
| T400 |
59761 |
0 |
0 |
0 |
| T401 |
61921 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
291 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T56 |
4308 |
2 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T101 |
0 |
1 |
0 |
0 |
| T102 |
0 |
1 |
0 |
0 |
| T112 |
0 |
2 |
0 |
0 |
| T116 |
5351 |
0 |
0 |
0 |
| T314 |
596 |
0 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T395 |
590 |
0 |
0 |
0 |
| T396 |
447 |
0 |
0 |
0 |
| T397 |
742 |
0 |
0 |
0 |
| T398 |
450 |
0 |
0 |
0 |
| T399 |
392 |
0 |
0 |
0 |
| T400 |
1012 |
0 |
0 |
0 |
| T401 |
1039 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T113,T132 |
| 1 | 0 | Covered | T50,T113,T132 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T113,T132 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T113,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
294 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T113 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
8 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
294 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T113 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
8 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T113,T132 |
| 1 | 0 | Covered | T50,T113,T132 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T113,T132 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T113,T132 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
294 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T113 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
8 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
294 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T113 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
8 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
280 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
280 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
280 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
280 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
12 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
9 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
275 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
276 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
275 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
275 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T66,T50,T110 |
| 1 | 0 | Covered | T66,T50,T110 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T66,T50,T110 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T110,T111 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
267 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T111 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
16 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
6 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
269 |
0 |
0 |
| T28 |
23500 |
0 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T66 |
35532 |
1 |
0 |
0 |
| T104 |
63145 |
0 |
0 |
0 |
| T105 |
59966 |
0 |
0 |
0 |
| T106 |
61510 |
0 |
0 |
0 |
| T107 |
70703 |
0 |
0 |
0 |
| T108 |
48233 |
0 |
0 |
0 |
| T109 |
36108 |
0 |
0 |
0 |
| T110 |
0 |
1 |
0 |
0 |
| T111 |
0 |
1 |
0 |
0 |
| T128 |
166669 |
0 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
16 |
0 |
0 |
| T253 |
34657 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T110,T111 |
| 1 | 0 | Covered | T50,T111,T132 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T110,T111 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T110,T111 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
268 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T110 |
0 |
1 |
0 |
0 |
| T111 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
16 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
268 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T110 |
0 |
1 |
0 |
0 |
| T111 |
0 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
16 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
281 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
281 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T50,T132,T147 |
| 1 | 1 | Covered | T148,T349,T384 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T50,T132,T147 |
| 1 | 0 | Covered | T148,T349,T384 |
| 1 | 1 | Covered | T50,T132,T147 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153547075 |
281 |
0 |
0 |
| T50 |
434800 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
62496 |
0 |
0 |
0 |
| T256 |
67512 |
0 |
0 |
0 |
| T347 |
55980 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
57871 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
28541 |
0 |
0 |
0 |
| T387 |
320642 |
0 |
0 |
0 |
| T388 |
17120 |
0 |
0 |
0 |
| T389 |
29609 |
0 |
0 |
0 |
| T390 |
309638 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1882932 |
281 |
0 |
0 |
| T50 |
3933 |
1 |
0 |
0 |
| T147 |
0 |
1 |
0 |
0 |
| T148 |
0 |
10 |
0 |
0 |
| T179 |
932 |
0 |
0 |
0 |
| T256 |
907 |
0 |
0 |
0 |
| T347 |
654 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T365 |
0 |
1 |
0 |
0 |
| T381 |
733 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
492 |
0 |
0 |
0 |
| T387 |
2971 |
0 |
0 |
0 |
| T388 |
420 |
0 |
0 |
0 |
| T389 |
480 |
0 |
0 |
0 |
| T390 |
2736 |
0 |
0 |
0 |