Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T7,T10,T8 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T31,T10 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T10,T8 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
37916 |
37394 |
0 |
0 |
selKnown1 |
161250 |
159844 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37916 |
37394 |
0 |
0 |
T10 |
1254 |
1253 |
0 |
0 |
T12 |
839 |
838 |
0 |
0 |
T13 |
4 |
3 |
0 |
0 |
T15 |
4 |
3 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T26 |
5 |
12 |
0 |
0 |
T27 |
7 |
6 |
0 |
0 |
T28 |
11 |
10 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
4 |
3 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T63 |
3 |
2 |
0 |
0 |
T64 |
2 |
1 |
0 |
0 |
T79 |
1 |
0 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T189 |
4 |
3 |
0 |
0 |
T190 |
5 |
4 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161250 |
159844 |
0 |
0 |
T2 |
12 |
11 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T26 |
13 |
24 |
0 |
0 |
T27 |
16 |
34 |
0 |
0 |
T28 |
18 |
35 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
545 |
544 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T39 |
0 |
575 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T189 |
8 |
18 |
0 |
0 |
T190 |
25 |
50 |
0 |
0 |
T191 |
17 |
38 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T194 |
12 |
11 |
0 |
0 |
T196 |
0 |
1 |
0 |
0 |
T197 |
23 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T47,T44,T45 |
0 | 1 | Covered | T47,T44,T45 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T47,T44,T45 |
1 | 1 | Covered | T47,T44,T45 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
855 |
726 |
0 |
0 |
T13 |
4 |
3 |
0 |
0 |
T15 |
4 |
3 |
0 |
0 |
T24 |
0 |
32 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
4 |
3 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T63 |
3 |
2 |
0 |
0 |
T64 |
2 |
1 |
0 |
0 |
T79 |
1 |
0 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1773 |
759 |
0 |
0 |
T2 |
12 |
11 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T87 |
1 |
0 |
0 |
0 |
T88 |
1 |
0 |
0 |
0 |
T196 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T12,T198 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T10,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T12,T198 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7126 |
7106 |
0 |
0 |
selKnown1 |
2442 |
2421 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7126 |
7106 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1254 |
1253 |
0 |
0 |
T12 |
839 |
838 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T39 |
1026 |
1025 |
0 |
0 |
T198 |
286 |
285 |
0 |
0 |
T199 |
220 |
219 |
0 |
0 |
T200 |
291 |
290 |
0 |
0 |
T201 |
1026 |
1025 |
0 |
0 |
T202 |
1026 |
1025 |
0 |
0 |
T203 |
1012 |
1011 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2442 |
2421 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T26 |
0 |
12 |
0 |
0 |
T27 |
0 |
19 |
0 |
0 |
T28 |
0 |
18 |
0 |
0 |
T31 |
545 |
544 |
0 |
0 |
T39 |
576 |
575 |
0 |
0 |
T189 |
0 |
11 |
0 |
0 |
T190 |
0 |
26 |
0 |
0 |
T191 |
0 |
22 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
576 |
575 |
0 |
0 |
T202 |
576 |
575 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T7,T9,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T8,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T9,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54 |
42 |
0 |
0 |
T26 |
5 |
4 |
0 |
0 |
T27 |
7 |
6 |
0 |
0 |
T28 |
11 |
10 |
0 |
0 |
T189 |
4 |
3 |
0 |
0 |
T190 |
5 |
4 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144 |
129 |
0 |
0 |
T26 |
13 |
12 |
0 |
0 |
T27 |
16 |
15 |
0 |
0 |
T28 |
18 |
17 |
0 |
0 |
T189 |
8 |
7 |
0 |
0 |
T190 |
25 |
24 |
0 |
0 |
T191 |
17 |
16 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T194 |
12 |
11 |
0 |
0 |
T197 |
23 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T12,T198 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T11,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T12,T198 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7139 |
7120 |
0 |
0 |
selKnown1 |
171 |
154 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7139 |
7120 |
0 |
0 |
T10 |
1254 |
1253 |
0 |
0 |
T12 |
857 |
856 |
0 |
0 |
T26 |
6 |
5 |
0 |
0 |
T39 |
1025 |
1024 |
0 |
0 |
T198 |
285 |
284 |
0 |
0 |
T199 |
221 |
220 |
0 |
0 |
T200 |
297 |
296 |
0 |
0 |
T201 |
1025 |
1024 |
0 |
0 |
T202 |
1025 |
1024 |
0 |
0 |
T203 |
1024 |
1023 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
171 |
154 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T26 |
17 |
16 |
0 |
0 |
T27 |
16 |
15 |
0 |
0 |
T28 |
13 |
12 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T39 |
2 |
1 |
0 |
0 |
T189 |
0 |
12 |
0 |
0 |
T190 |
0 |
28 |
0 |
0 |
T191 |
0 |
23 |
0 |
0 |
T201 |
2 |
1 |
0 |
0 |
T202 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T8,T26,T27 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T31,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T26,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55 |
45 |
0 |
0 |
T26 |
2 |
1 |
0 |
0 |
T27 |
9 |
8 |
0 |
0 |
T28 |
10 |
9 |
0 |
0 |
T190 |
6 |
5 |
0 |
0 |
T191 |
6 |
5 |
0 |
0 |
T192 |
2 |
1 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
T194 |
4 |
3 |
0 |
0 |
T197 |
5 |
4 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150 |
134 |
0 |
0 |
T26 |
15 |
14 |
0 |
0 |
T27 |
12 |
11 |
0 |
0 |
T28 |
12 |
11 |
0 |
0 |
T189 |
12 |
11 |
0 |
0 |
T190 |
28 |
27 |
0 |
0 |
T191 |
26 |
25 |
0 |
0 |
T192 |
6 |
5 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
T194 |
7 |
6 |
0 |
0 |
T197 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T52,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T39,T201 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T52,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7454 |
7431 |
0 |
0 |
selKnown1 |
525 |
511 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7454 |
7431 |
0 |
0 |
T10 |
1237 |
1236 |
0 |
0 |
T12 |
822 |
821 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
T39 |
1025 |
1024 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T198 |
421 |
420 |
0 |
0 |
T199 |
351 |
350 |
0 |
0 |
T200 |
425 |
424 |
0 |
0 |
T201 |
1025 |
1024 |
0 |
0 |
T202 |
1025 |
1024 |
0 |
0 |
T203 |
0 |
996 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
525 |
511 |
0 |
0 |
T26 |
25 |
24 |
0 |
0 |
T27 |
31 |
30 |
0 |
0 |
T28 |
16 |
15 |
0 |
0 |
T39 |
117 |
116 |
0 |
0 |
T189 |
13 |
12 |
0 |
0 |
T190 |
23 |
22 |
0 |
0 |
T191 |
22 |
21 |
0 |
0 |
T192 |
8 |
7 |
0 |
0 |
T201 |
117 |
116 |
0 |
0 |
T202 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T52,T8 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T39,T201 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T52,T8 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84 |
61 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
3 |
2 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T190 |
0 |
2 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150 |
135 |
0 |
0 |
T26 |
20 |
19 |
0 |
0 |
T27 |
21 |
20 |
0 |
0 |
T28 |
18 |
17 |
0 |
0 |
T189 |
11 |
10 |
0 |
0 |
T190 |
22 |
21 |
0 |
0 |
T191 |
18 |
17 |
0 |
0 |
T192 |
8 |
7 |
0 |
0 |
T193 |
3 |
2 |
0 |
0 |
T194 |
7 |
6 |
0 |
0 |
T197 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T52,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T31,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T52,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7503 |
7481 |
0 |
0 |
selKnown1 |
326 |
314 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7503 |
7481 |
0 |
0 |
T10 |
1238 |
1237 |
0 |
0 |
T12 |
840 |
839 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T39 |
1025 |
1024 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T198 |
420 |
419 |
0 |
0 |
T199 |
351 |
350 |
0 |
0 |
T200 |
429 |
428 |
0 |
0 |
T201 |
1025 |
1024 |
0 |
0 |
T202 |
1025 |
1024 |
0 |
0 |
T203 |
0 |
1006 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
326 |
314 |
0 |
0 |
T26 |
9 |
8 |
0 |
0 |
T27 |
26 |
25 |
0 |
0 |
T28 |
29 |
28 |
0 |
0 |
T31 |
163 |
162 |
0 |
0 |
T189 |
8 |
7 |
0 |
0 |
T190 |
28 |
27 |
0 |
0 |
T191 |
14 |
13 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
7 |
6 |
0 |
0 |
T194 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T52,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T31,T39 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T52,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69 |
47 |
0 |
0 |
T10 |
3 |
2 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T189 |
0 |
1 |
0 |
0 |
T198 |
3 |
2 |
0 |
0 |
T199 |
3 |
2 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125 |
109 |
0 |
0 |
T26 |
7 |
6 |
0 |
0 |
T27 |
17 |
16 |
0 |
0 |
T28 |
19 |
18 |
0 |
0 |
T189 |
5 |
4 |
0 |
0 |
T190 |
21 |
20 |
0 |
0 |
T191 |
16 |
15 |
0 |
0 |
T192 |
3 |
2 |
0 |
0 |
T193 |
5 |
4 |
0 |
0 |
T194 |
6 |
5 |
0 |
0 |
T197 |
20 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T46,T31 |
0 | 1 | Covered | T7,T31,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T10,T11 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T46,T31 |
1 | 1 | Covered | T7,T31,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2489 |
2464 |
0 |
0 |
selKnown1 |
6961 |
6931 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2489 |
2464 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
17 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T31 |
546 |
545 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T39 |
576 |
575 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
7 |
0 |
0 |
T190 |
0 |
15 |
0 |
0 |
T191 |
0 |
22 |
0 |
0 |
T201 |
576 |
575 |
0 |
0 |
T202 |
576 |
575 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6961 |
6931 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
1237 |
1236 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
822 |
821 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T39 |
1025 |
1024 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T198 |
250 |
249 |
0 |
0 |
T199 |
185 |
184 |
0 |
0 |
T200 |
0 |
253 |
0 |
0 |
T201 |
0 |
1024 |
0 |
0 |
T202 |
0 |
1024 |
0 |
0 |
T203 |
0 |
996 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T46,T31 |
0 | 1 | Covered | T7,T31,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T10,T11 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T46,T31 |
1 | 1 | Covered | T7,T31,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2486 |
2461 |
0 |
0 |
selKnown1 |
6957 |
6927 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2486 |
2461 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T26 |
0 |
19 |
0 |
0 |
T27 |
0 |
16 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T31 |
546 |
545 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T39 |
576 |
575 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
8 |
0 |
0 |
T190 |
0 |
17 |
0 |
0 |
T191 |
0 |
19 |
0 |
0 |
T201 |
576 |
575 |
0 |
0 |
T202 |
576 |
575 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6957 |
6927 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
1237 |
1236 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
822 |
821 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T39 |
1025 |
1024 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T198 |
250 |
249 |
0 |
0 |
T199 |
185 |
184 |
0 |
0 |
T200 |
0 |
253 |
0 |
0 |
T201 |
0 |
1024 |
0 |
0 |
T202 |
0 |
1024 |
0 |
0 |
T203 |
0 |
996 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T46,T31 |
0 | 1 | Covered | T31,T10,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T31,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T46,T31 |
1 | 1 | Covered | T31,T10,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
225 |
195 |
0 |
0 |
selKnown1 |
6966 |
6936 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
225 |
195 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T26 |
0 |
22 |
0 |
0 |
T27 |
0 |
17 |
0 |
0 |
T28 |
0 |
25 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T39 |
2 |
1 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
15 |
0 |
0 |
T190 |
0 |
17 |
0 |
0 |
T191 |
0 |
21 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6966 |
6936 |
0 |
0 |
T10 |
1238 |
1237 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
840 |
839 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T39 |
1025 |
1024 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T198 |
249 |
248 |
0 |
0 |
T199 |
185 |
184 |
0 |
0 |
T200 |
258 |
257 |
0 |
0 |
T201 |
0 |
1024 |
0 |
0 |
T202 |
0 |
1024 |
0 |
0 |
T203 |
0 |
1006 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T46,T31 |
0 | 1 | Covered | T31,T10,T11 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T31,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T46,T31 |
1 | 1 | Covered | T31,T10,T11 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
227 |
197 |
0 |
0 |
selKnown1 |
6968 |
6938 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
227 |
197 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T26 |
0 |
22 |
0 |
0 |
T27 |
0 |
17 |
0 |
0 |
T28 |
0 |
25 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T39 |
2 |
1 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T189 |
0 |
15 |
0 |
0 |
T190 |
0 |
17 |
0 |
0 |
T191 |
0 |
21 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6968 |
6938 |
0 |
0 |
T10 |
1238 |
1237 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
840 |
839 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T39 |
1025 |
1024 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T198 |
249 |
248 |
0 |
0 |
T199 |
185 |
184 |
0 |
0 |
T200 |
258 |
257 |
0 |
0 |
T201 |
0 |
1024 |
0 |
0 |
T202 |
0 |
1024 |
0 |
0 |
T203 |
0 |
1006 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T46,T52 |
0 | 1 | Covered | T7,T8,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T10,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T46,T52 |
1 | 1 | Covered | T7,T8,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
574 |
553 |
0 |
0 |
selKnown1 |
31876 |
31840 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
574 |
553 |
0 |
0 |
T26 |
29 |
28 |
0 |
0 |
T27 |
37 |
36 |
0 |
0 |
T28 |
29 |
28 |
0 |
0 |
T39 |
117 |
116 |
0 |
0 |
T147 |
1 |
0 |
0 |
0 |
T189 |
25 |
24 |
0 |
0 |
T190 |
0 |
14 |
0 |
0 |
T191 |
0 |
22 |
0 |
0 |
T192 |
0 |
5 |
0 |
0 |
T201 |
117 |
116 |
0 |
0 |
T202 |
117 |
116 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31876 |
31840 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T10 |
1253 |
1252 |
0 |
0 |
T36 |
20 |
19 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T52 |
2 |
1 |
0 |
0 |
T63 |
1663 |
1662 |
0 |
0 |
T150 |
1669 |
1668 |
0 |
0 |
T206 |
2005 |
2004 |
0 |
0 |
T207 |
2358 |
2357 |
0 |
0 |
T208 |
4733 |
4732 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T46,T52 |
0 | 1 | Covered | T7,T8,T39 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T10,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T46,T52 |
1 | 1 | Covered | T7,T8,T39 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
582 |
561 |
0 |
0 |
selKnown1 |
31870 |
31834 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
582 |
561 |
0 |
0 |
T26 |
29 |
28 |
0 |
0 |
T27 |
38 |
37 |
0 |
0 |
T28 |
28 |
27 |
0 |
0 |
T39 |
117 |
116 |
0 |
0 |
T147 |
1 |
0 |
0 |
0 |
T189 |
28 |
27 |
0 |
0 |
T190 |
0 |
16 |
0 |
0 |
T191 |
0 |
25 |
0 |
0 |
T192 |
0 |
5 |
0 |
0 |
T201 |
117 |
116 |
0 |
0 |
T202 |
117 |
116 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31870 |
31834 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T10 |
1253 |
1252 |
0 |
0 |
T36 |
20 |
19 |
0 |
0 |
T37 |
20 |
19 |
0 |
0 |
T52 |
2 |
1 |
0 |
0 |
T63 |
1663 |
1662 |
0 |
0 |
T150 |
1669 |
1668 |
0 |
0 |
T206 |
2005 |
2004 |
0 |
0 |
T207 |
2358 |
2357 |
0 |
0 |
T208 |
4733 |
4732 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T46,T20 |
0 | 1 | Covered | T19,T7,T20 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T10,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T46,T20 |
1 | 1 | Covered | T19,T7,T20 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
499 |
454 |
0 |
0 |
selKnown1 |
31925 |
31888 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
499 |
454 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T31 |
158 |
157 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
2 |
1 |
0 |
0 |
T211 |
8 |
7 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
T213 |
0 |
7 |
0 |
0 |
T214 |
0 |
7 |
0 |
0 |
T215 |
0 |
1 |
0 |
0 |
T216 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31925 |
31888 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T10 |
1253 |
1252 |
0 |
0 |
T36 |
20 |
19 |
0 |
0 |
T52 |
2 |
1 |
0 |
0 |
T63 |
1663 |
1662 |
0 |
0 |
T150 |
1669 |
1668 |
0 |
0 |
T206 |
2005 |
2004 |
0 |
0 |
T207 |
2358 |
2357 |
0 |
0 |
T208 |
4733 |
4732 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T19,T46,T20 |
0 | 1 | Covered | T19,T7,T20 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T10,T52 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T19,T46,T20 |
1 | 1 | Covered | T19,T7,T20 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
495 |
450 |
0 |
0 |
selKnown1 |
31921 |
31884 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495 |
450 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T20 |
2 |
1 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T31 |
158 |
157 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
2 |
1 |
0 |
0 |
T211 |
8 |
7 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
T213 |
0 |
7 |
0 |
0 |
T214 |
0 |
7 |
0 |
0 |
T215 |
0 |
1 |
0 |
0 |
T216 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31921 |
31884 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T10 |
1253 |
1252 |
0 |
0 |
T36 |
20 |
19 |
0 |
0 |
T52 |
2 |
1 |
0 |
0 |
T63 |
1663 |
1662 |
0 |
0 |
T150 |
1669 |
1668 |
0 |
0 |
T206 |
2005 |
2004 |
0 |
0 |
T207 |
2358 |
2357 |
0 |
0 |
T208 |
4733 |
4732 |
0 |
0 |