Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.12 92.94 89.29 99.75 100.00 63.64 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1026512506 4389 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1026512506 4389 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1026512506 4389 0 0
T1 136026 2 0 0
T2 167764 24 0 0
T3 95552 1 0 0
T4 162400 2 0 0
T29 242319 4 0 0
T33 172049 2 0 0
T62 176234 4 0 0
T86 158443 2 0 0
T87 598022 1 0 0
T88 244615 1 0 0
T118 40074 0 0 0
T181 77255 6 0 0
T183 0 8 0 0
T184 0 8 0 0
T262 0 3 0 0
T263 0 8 0 0
T264 0 12 0 0
T265 202023 0 0 0
T266 111179 0 0 0
T267 274158 0 0 0
T268 93591 0 0 0
T269 110918 0 0 0
T270 367165 0 0 0
T271 187667 0 0 0
T272 130021 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1026512506 4389 0 0
T1 136026 2 0 0
T2 167764 24 0 0
T3 95552 1 0 0
T4 162400 2 0 0
T29 242319 4 0 0
T33 172049 2 0 0
T62 176234 4 0 0
T86 158443 2 0 0
T87 598022 1 0 0
T88 244615 1 0 0
T118 40074 0 0 0
T181 77255 6 0 0
T183 0 8 0 0
T184 0 8 0 0
T262 0 3 0 0
T263 0 8 0 0
T264 0 12 0 0
T265 202023 0 0 0
T266 111179 0 0 0
T267 274158 0 0 0
T268 93591 0 0 0
T269 110918 0 0 0
T270 367165 0 0 0
T271 187667 0 0 0
T272 130021 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 513256253 45 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 513256253 45 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 513256253 45 0 0
T118 40074 0 0 0
T181 77255 6 0 0
T183 0 8 0 0
T184 0 8 0 0
T262 0 3 0 0
T263 0 8 0 0
T264 0 12 0 0
T265 202023 0 0 0
T266 111179 0 0 0
T267 274158 0 0 0
T268 93591 0 0 0
T269 110918 0 0 0
T270 367165 0 0 0
T271 187667 0 0 0
T272 130021 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 513256253 45 0 0
T118 40074 0 0 0
T181 77255 6 0 0
T183 0 8 0 0
T184 0 8 0 0
T262 0 3 0 0
T263 0 8 0 0
T264 0 12 0 0
T265 202023 0 0 0
T266 111179 0 0 0
T267 274158 0 0 0
T268 93591 0 0 0
T269 110918 0 0 0
T270 367165 0 0 0
T271 187667 0 0 0
T272 130021 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 513256253 4344 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 513256253 4344 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 513256253 4344 0 0
T1 136026 2 0 0
T2 167764 24 0 0
T3 95552 1 0 0
T4 162400 2 0 0
T29 242319 4 0 0
T33 172049 2 0 0
T62 176234 4 0 0
T86 158443 2 0 0
T87 598022 1 0 0
T88 244615 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 513256253 4344 0 0
T1 136026 2 0 0
T2 167764 24 0 0
T3 95552 1 0 0
T4 162400 2 0 0
T29 242319 4 0 0
T33 172049 2 0 0
T62 176234 4 0 0
T86 158443 2 0 0
T87 598022 1 0 0
T88 244615 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%