Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T52,T51,T104 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T52,T51,T53 |
| 1 | 1 | Covered | T52,T51,T53 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T60,T59 |
| 1 | 0 | Covered | T52,T51,T53 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T52,T51,T53 |
| 1 | 1 | Covered | T52,T51,T53 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T16,T60,T59 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T52,T51,T53 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T16,T60,T52 |
| 1 | 1 | Covered | T16,T60,T52 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T16,T60,T52 |
| 1 | - | Covered | T16,T60,T59 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T16,T60,T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T16,T60,T52 |
| 1 | 1 | Covered | T16,T60,T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T16,T60,T52 |
| 0 |
0 |
1 |
Covered |
T16,T60,T52 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T16,T60,T52 |
| 0 |
0 |
1 |
Covered |
T16,T60,T52 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2500187 |
0 |
0 |
| T11 |
26497 |
0 |
0 |
0 |
| T16 |
156563 |
1599 |
0 |
0 |
| T40 |
484746 |
0 |
0 |
0 |
| T51 |
0 |
1992 |
0 |
0 |
| T52 |
33761 |
1661 |
0 |
0 |
| T53 |
0 |
1439 |
0 |
0 |
| T54 |
0 |
2094 |
0 |
0 |
| T55 |
0 |
608 |
0 |
0 |
| T56 |
0 |
797 |
0 |
0 |
| T60 |
0 |
717 |
0 |
0 |
| T75 |
0 |
783 |
0 |
0 |
| T79 |
43932 |
0 |
0 |
0 |
| T96 |
0 |
783 |
0 |
0 |
| T97 |
36638 |
0 |
0 |
0 |
| T98 |
34935 |
0 |
0 |
0 |
| T99 |
19585 |
0 |
0 |
0 |
| T100 |
24151 |
0 |
0 |
0 |
| T101 |
19745 |
0 |
0 |
0 |
| T102 |
62941 |
0 |
0 |
0 |
| T103 |
23282 |
0 |
0 |
0 |
| T107 |
0 |
1584 |
0 |
0 |
| T117 |
113890 |
0 |
0 |
0 |
| T148 |
73609 |
869 |
0 |
0 |
| T149 |
0 |
1637 |
0 |
0 |
| T354 |
54621 |
0 |
0 |
0 |
| T382 |
0 |
5654 |
0 |
0 |
| T383 |
0 |
4822 |
0 |
0 |
| T384 |
0 |
2396 |
0 |
0 |
| T385 |
0 |
816 |
0 |
0 |
| T386 |
0 |
671 |
0 |
0 |
| T410 |
0 |
881 |
0 |
0 |
| T411 |
0 |
7504 |
0 |
0 |
| T412 |
0 |
3226 |
0 |
0 |
| T413 |
225764 |
0 |
0 |
0 |
| T414 |
70621 |
0 |
0 |
0 |
| T415 |
21239 |
0 |
0 |
0 |
| T416 |
52650 |
0 |
0 |
0 |
| T417 |
307723 |
0 |
0 |
0 |
| T418 |
41992 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44160575 |
38515225 |
0 |
0 |
| T1 |
14300 |
10025 |
0 |
0 |
| T2 |
204950 |
196675 |
0 |
0 |
| T3 |
12025 |
7700 |
0 |
0 |
| T4 |
14975 |
10625 |
0 |
0 |
| T29 |
17825 |
13525 |
0 |
0 |
| T33 |
22275 |
18000 |
0 |
0 |
| T62 |
24625 |
20325 |
0 |
0 |
| T86 |
14950 |
10650 |
0 |
0 |
| T87 |
35825 |
31525 |
0 |
0 |
| T88 |
16575 |
12225 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6335 |
0 |
0 |
| T11 |
26497 |
0 |
0 |
0 |
| T16 |
156563 |
4 |
0 |
0 |
| T40 |
484746 |
0 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T52 |
33761 |
5 |
0 |
0 |
| T53 |
0 |
3 |
0 |
0 |
| T54 |
0 |
6 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T75 |
0 |
2 |
0 |
0 |
| T79 |
43932 |
0 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
36638 |
0 |
0 |
0 |
| T98 |
34935 |
0 |
0 |
0 |
| T99 |
19585 |
0 |
0 |
0 |
| T100 |
24151 |
0 |
0 |
0 |
| T101 |
19745 |
0 |
0 |
0 |
| T102 |
62941 |
0 |
0 |
0 |
| T103 |
23282 |
0 |
0 |
0 |
| T107 |
0 |
4 |
0 |
0 |
| T117 |
113890 |
0 |
0 |
0 |
| T148 |
73609 |
2 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T354 |
54621 |
0 |
0 |
0 |
| T382 |
0 |
13 |
0 |
0 |
| T383 |
0 |
13 |
0 |
0 |
| T384 |
0 |
6 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
| T386 |
0 |
2 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
0 |
18 |
0 |
0 |
| T412 |
0 |
8 |
0 |
0 |
| T413 |
225764 |
0 |
0 |
0 |
| T414 |
70621 |
0 |
0 |
0 |
| T415 |
21239 |
0 |
0 |
0 |
| T416 |
52650 |
0 |
0 |
0 |
| T417 |
307723 |
0 |
0 |
0 |
| T418 |
41992 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
939450 |
928550 |
0 |
0 |
| T2 |
13040725 |
12985250 |
0 |
0 |
| T3 |
590550 |
582500 |
0 |
0 |
| T4 |
1102150 |
1086700 |
0 |
0 |
| T29 |
1494550 |
1472450 |
0 |
0 |
| T33 |
1095000 |
1077675 |
0 |
0 |
| T62 |
1164075 |
1147050 |
0 |
0 |
| T86 |
1074250 |
1059900 |
0 |
0 |
| T87 |
3610150 |
3597550 |
0 |
0 |
| T88 |
1500150 |
1476925 |
0 |
0 |