Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.27 94.12 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1054919584 4415 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1054919584 4415 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1054919584 4415 0 0
T1 100886 21 0 0
T2 193268 2 0 0
T3 55941 0 0 0
T4 124483 2 0 0
T5 653778 1 0 0
T6 160292 2 0 0
T7 881661 11 0 0
T26 167952 0 0 0
T48 845983 1 0 0
T49 129923 16 0 0
T88 416831 0 0 0
T90 241285 1 0 0
T134 0 22 0 0
T182 104765 0 0 0
T188 90723 8 0 0
T189 275833 0 0 0
T190 0 8 0 0
T191 0 8 0 0
T279 286388 0 0 0
T295 0 9 0 0
T296 0 8 0 0
T297 0 11 0 0
T298 159808 0 0 0
T299 158693 0 0 0
T300 477743 0 0 0
T301 239115 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1054919584 4415 0 0
T1 100886 21 0 0
T2 193268 2 0 0
T3 55941 0 0 0
T4 124483 2 0 0
T5 653778 1 0 0
T6 160292 2 0 0
T7 881661 11 0 0
T26 167952 0 0 0
T48 845983 1 0 0
T49 129923 16 0 0
T88 416831 0 0 0
T90 241285 1 0 0
T134 0 22 0 0
T182 104765 0 0 0
T188 90723 8 0 0
T189 275833 0 0 0
T190 0 8 0 0
T191 0 8 0 0
T279 286388 0 0 0
T295 0 9 0 0
T296 0 8 0 0
T297 0 11 0 0
T298 159808 0 0 0
T299 158693 0 0 0
T300 477743 0 0 0
T301 239115 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 527459792 52 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 527459792 52 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 527459792 52 0 0
T26 167952 0 0 0
T88 416831 0 0 0
T182 104765 0 0 0
T188 90723 8 0 0
T189 275833 0 0 0
T190 0 8 0 0
T191 0 8 0 0
T279 286388 0 0 0
T295 0 9 0 0
T296 0 8 0 0
T297 0 11 0 0
T298 159808 0 0 0
T299 158693 0 0 0
T300 477743 0 0 0
T301 239115 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 527459792 52 0 0
T26 167952 0 0 0
T88 416831 0 0 0
T182 104765 0 0 0
T188 90723 8 0 0
T189 275833 0 0 0
T190 0 8 0 0
T191 0 8 0 0
T279 286388 0 0 0
T295 0 9 0 0
T296 0 8 0 0
T297 0 11 0 0
T298 159808 0 0 0
T299 158693 0 0 0
T300 477743 0 0 0
T301 239115 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 527459792 4363 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 527459792 4363 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 527459792 4363 0 0
T1 100886 21 0 0
T2 193268 2 0 0
T3 55941 0 0 0
T4 124483 2 0 0
T5 653778 1 0 0
T6 160292 2 0 0
T7 881661 11 0 0
T48 845983 1 0 0
T49 129923 16 0 0
T90 241285 1 0 0
T134 0 22 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 527459792 4363 0 0
T1 100886 21 0 0
T2 193268 2 0 0
T3 55941 0 0 0
T4 124483 2 0 0
T5 653778 1 0 0
T6 160292 2 0 0
T7 881661 11 0 0
T48 845983 1 0 0
T49 129923 16 0 0
T90 241285 1 0 0
T134 0 22 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%