Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
|
| rst_ni |
Yes |
Yes |
T34,T35,T36 |
Yes |
T1,T2,T3 |
INPUT |
|
| tl_i.d_ready |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
|
| tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
INPUT |
|
| tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
|
| tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
|
| tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
| tl_i.a_data[31:0] |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
INPUT |
|
| tl_i.a_mask[3:0] |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
|
| tl_i.a_address[12:0] |
Yes |
Yes |
*T80,*T81,*T82 |
Yes |
T80,T81,T82 |
INPUT |
|
| tl_i.a_address[15:13] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
| tl_i.a_address[16] |
Yes |
Yes |
*T2,*T3,*T4 |
Yes |
T2,T3,T4 |
INPUT |
|
| tl_i.a_address[17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
| tl_i.a_address[18] |
Yes |
Yes |
*T2,*T3,*T4 |
Yes |
T2,T3,T4 |
INPUT |
|
| tl_i.a_address[29:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
| tl_i.a_address[30] |
Yes |
Yes |
*T2,*T3,*T4 |
Yes |
T2,T3,T4 |
INPUT |
|
| tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
| tl_i.a_source[5:0] |
Yes |
Yes |
*T51,*T69,*T83 |
Yes |
T51,T69,T83 |
INPUT |
|
| tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
| tl_i.a_size[1:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
INPUT |
|
| tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
| tl_i.a_opcode[2:0] |
Yes |
Yes |
T84,T85,T86 |
Yes |
T84,T85,T86 |
INPUT |
|
| tl_i.a_valid |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
INPUT |
|
| tl_o.a_ready |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| tl_o.d_error |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
|
| tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| tl_o.d_data[31:0] |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| tl_o.d_sink |
Yes |
Yes |
T80,T81,T89 |
Yes |
T80,T81,T82 |
OUTPUT |
|
| tl_o.d_source[5:0] |
Yes |
Yes |
*T80,*T81,*T89 |
Yes |
T80,T81,T82 |
OUTPUT |
|
| tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
|
| tl_o.d_size[1:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
|
| tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
|
| tl_o.d_opcode[0] |
Yes |
Yes |
*T8,*T13,*T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
|
| tl_o.d_valid |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
|
| alert_rx_i[0].ack_p |
Yes |
Yes |
T90,T213,T92 |
Yes |
T90,T213,T92 |
INPUT |
|
| alert_rx_i[0].ping_n |
Yes |
Yes |
T90,T213,T92 |
Yes |
T90,T213,T92 |
INPUT |
|
| alert_rx_i[0].ping_p |
Yes |
Yes |
T90,T213,T92 |
Yes |
T90,T213,T92 |
INPUT |
|
| alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
|
| alert_tx_o[0].alert_p |
Yes |
Yes |
T90,T213,T92 |
Yes |
T90,T213,T92 |
OUTPUT |
|
| cio_sck_i |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
INPUT |
|
| cio_csb_i |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
INPUT |
|
| cio_sd_o[3:0] |
Yes |
Yes |
T13,T15,T45 |
Yes |
T13,T15,T45 |
OUTPUT |
|
| cio_sd_en_o[3:0] |
Yes |
Yes |
T13,T15,T45 |
Yes |
T13,T15,T45 |
OUTPUT |
|
| cio_sd_i[3:0] |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
INPUT |
|
| cio_tpm_csb_i |
Yes |
Yes |
T42,T43,T44 |
Yes |
T42,T43,T44 |
INPUT |
|
| passthrough_o.s_en[0] |
Yes |
Yes |
*T13,*T15,*T45 |
Yes |
T13,T15,T45 |
OUTPUT |
|
| passthrough_o.s_en[3:1] |
No |
No |
|
No |
|
OUTPUT |
|
| passthrough_o.s[3:0] |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| passthrough_o.csb_en[0:0] |
Excluded |
Excluded |
|
Excluded |
|
OUTPUT |
[UNR] Tied off. |
| passthrough_o.csb |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| passthrough_o.sck_en[0:0] |
Excluded |
Excluded |
|
Excluded |
|
OUTPUT |
[UNR] Tied off. |
| passthrough_o.sck |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| passthrough_o.passthrough_en |
Yes |
Yes |
T13,T45,T203 |
Yes |
T13,T15,T45 |
OUTPUT |
|
| passthrough_i.s[3:0] |
Yes |
Yes |
T13,T14,T15 |
Yes |
T13,T14,T15 |
INPUT |
|
| intr_upload_cmdfifo_not_empty_o |
Yes |
Yes |
T13,T156,T157 |
Yes |
T13,T156,T157 |
OUTPUT |
|
| intr_upload_payload_not_empty_o |
Yes |
Yes |
T156,T157,T158 |
Yes |
T156,T157,T158 |
OUTPUT |
|
| intr_upload_payload_overflow_o |
Yes |
Yes |
T156,T157,T158 |
Yes |
T156,T157,T158 |
OUTPUT |
|
| intr_readbuf_watermark_o |
Yes |
Yes |
T156,T157,T158 |
Yes |
T156,T157,T158 |
OUTPUT |
|
| intr_readbuf_flip_o |
Yes |
Yes |
T156,T157,T158 |
Yes |
T156,T157,T158 |
OUTPUT |
|
| intr_tpm_header_not_empty_o |
Yes |
Yes |
T156,T157,T42 |
Yes |
T156,T157,T42 |
OUTPUT |
|
| intr_tpm_rdfifo_cmd_end_o |
Yes |
Yes |
T156,T157,T158 |
Yes |
T156,T157,T158 |
OUTPUT |
|
| intr_tpm_rdfifo_drop_o |
Yes |
Yes |
T156,T157,T158 |
Yes |
T156,T157,T158 |
OUTPUT |
|
| ram_cfg_i.b_ram_lcfg.cfg[3:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |
| ram_cfg_i.b_ram_lcfg.cfg_en[0:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |
| ram_cfg_i.b_ram_lcfg.test |
No |
No |
|
No |
|
INPUT |
|
| ram_cfg_i.a_ram_lcfg.cfg[3:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |
| ram_cfg_i.a_ram_lcfg.cfg_en[0:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |
| ram_cfg_i.a_ram_lcfg.test |
No |
No |
|
No |
|
INPUT |
|
| ram_cfg_i.b_ram_fcfg.cfg[3:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |
| ram_cfg_i.b_ram_fcfg.cfg_en[0:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |
| ram_cfg_i.b_ram_fcfg.test |
No |
No |
|
No |
|
INPUT |
|
| ram_cfg_i.a_ram_fcfg.cfg[3:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |
| ram_cfg_i.a_ram_fcfg.cfg_en[0:0] |
Excluded |
Excluded |
|
Excluded |
|
INPUT |
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |
| ram_cfg_i.a_ram_fcfg.test |
No |
No |
|
No |
|
INPUT |
|
| sck_monitor_o |
Yes |
Yes |
T8,T13,T51 |
Yes |
T8,T13,T51 |
OUTPUT |
|
| mbist_en_i |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
| scan_clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
|
| scan_rst_ni |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|
| scanmode_i[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
|