Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T149 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T149 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
243 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
11 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
5 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
243 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
11 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
5 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T149 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T149 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
243 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
11 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
5 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
243 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
11 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
5 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T149 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T149 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
243 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
4 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
9 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
5 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
243 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
4 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
9 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
5 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T149 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T149 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
243 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
4 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
9 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
5 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
243 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
4 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
9 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
5 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T387 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
223 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
12 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
7 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
223 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
12 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
7 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T387 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
223 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
12 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
7 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
223 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
12 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
7 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T149 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T149 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
272 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
3 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
7 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
272 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
3 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
7 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T149 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T149 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
272 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
3 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
7 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
272 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
3 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
4 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
7 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T387 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
237 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
11 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
237 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
11 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T55,T59,T360 |
| 1 | 1 | Covered | T147,T148,T387 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T55,T59,T360 |
| 1 | 0 | Covered | T147,T148,T387 |
| 1 | 1 | Covered | T55,T59,T360 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
237 |
0 |
0 |
| T55 |
451755 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T322 |
45678 |
0 |
0 |
0 |
| T344 |
42844 |
0 |
0 |
0 |
| T359 |
0 |
11 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
78841 |
0 |
0 |
0 |
| T395 |
50623 |
0 |
0 |
0 |
| T396 |
326836 |
0 |
0 |
0 |
| T397 |
40784 |
0 |
0 |
0 |
| T398 |
127173 |
0 |
0 |
0 |
| T399 |
61297 |
0 |
0 |
0 |
| T400 |
51047 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
237 |
0 |
0 |
| T55 |
4011 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T148 |
0 |
2 |
0 |
0 |
| T149 |
0 |
1 |
0 |
0 |
| T322 |
607 |
0 |
0 |
0 |
| T344 |
1098 |
0 |
0 |
0 |
| T359 |
0 |
11 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T386 |
0 |
1 |
0 |
0 |
| T387 |
0 |
2 |
0 |
0 |
| T388 |
0 |
1 |
0 |
0 |
| T394 |
1590 |
0 |
0 |
0 |
| T395 |
728 |
0 |
0 |
0 |
| T396 |
3028 |
0 |
0 |
0 |
| T397 |
640 |
0 |
0 |
0 |
| T398 |
1357 |
0 |
0 |
0 |
| T399 |
891 |
0 |
0 |
0 |
| T400 |
650 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T17,T27 |
| 1 | 0 | Covered | T19,T17,T27 |
| 1 | 1 | Covered | T19,T17,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T19,T17,T27 |
| 1 | 0 | Covered | T19,T17,T27 |
| 1 | 1 | Covered | T19,T17,T27 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1876502 |
268 |
0 |
0 |
| T17 |
0 |
5 |
0 |
0 |
| T19 |
4322 |
4 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T53 |
810 |
0 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T62 |
0 |
4 |
0 |
0 |
| T63 |
0 |
2 |
0 |
0 |
| T65 |
0 |
4 |
0 |
0 |
| T106 |
510 |
0 |
0 |
0 |
| T107 |
481 |
0 |
0 |
0 |
| T108 |
1036 |
0 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T110 |
0 |
2 |
0 |
0 |
| T111 |
370 |
0 |
0 |
0 |
| T112 |
462 |
0 |
0 |
0 |
| T113 |
870 |
0 |
0 |
0 |
| T114 |
1787 |
0 |
0 |
0 |
| T115 |
352 |
0 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
153385102 |
271 |
0 |
0 |
| T17 |
0 |
6 |
0 |
0 |
| T19 |
131552 |
4 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T53 |
41752 |
0 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T62 |
0 |
4 |
0 |
0 |
| T63 |
0 |
2 |
0 |
0 |
| T65 |
0 |
5 |
0 |
0 |
| T106 |
34561 |
0 |
0 |
0 |
| T107 |
24477 |
0 |
0 |
0 |
| T108 |
58838 |
0 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T110 |
0 |
2 |
0 |
0 |
| T111 |
22964 |
0 |
0 |
0 |
| T112 |
28369 |
0 |
0 |
0 |
| T113 |
44179 |
0 |
0 |
0 |
| T114 |
181477 |
0 |
0 |
0 |
| T115 |
15410 |
0 |
0 |
0 |
| T385 |
0 |
2 |
0 |
0 |