| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 97.94 | 97.94 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.top_earlgrey.u_sram_ctrl_ret_aon![]() |
99.64 | 99.64 | |||||
tb.dut.top_earlgrey.u_sram_ctrl_main![]() |
99.65 | 99.65 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 99.64 | 99.64 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 99.64 | 99.64 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 93.94 | 92.47 | 89.34 | 100.00 | top_earlgrey![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 99.65 | 99.65 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 99.65 | 99.65 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 93.94 | 92.47 | 89.34 | 100.00 | top_earlgrey![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 66 | 60 | 90.91 |
| Total Bits | 1164 | 1140 | 97.94 |
| Total Bits 0->1 | 582 | 570 | 97.94 |
| Total Bits 1->0 | 582 | 570 | 97.94 |
| Ports | 66 | 60 | 90.91 |
| Port Bits | 1164 | 1140 | 97.94 |
| Port Bits 0->1 | 582 | 570 | 97.94 |
| Port Bits 1->0 | 582 | 570 | 97.94 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T34,T35,T36 | Yes | T1,T2,T3 | INPUT |
| clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_otp_ni | Yes | Yes | T34,T35,T36 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.d_ready | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_data[31:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_mask[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_address[16:0] | Yes | Yes | *T80,*T81,*T82 | Yes | T80,T81,T82 | INPUT |
| ram_tl_i.a_address[20:17] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_address[22:21] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_address[27:23] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_address[28] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_address[29] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_address[30] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_source[5:0] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | INPUT |
| ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_opcode[2:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_i.a_valid | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T34,T35,T36 | OUTPUT |
| ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
| ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | OUTPUT |
| ram_tl_o.d_data[31:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
| ram_tl_o.d_sink | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT |
| ram_tl_o.d_source[5:0] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | OUTPUT |
| ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| ram_tl_o.d_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT |
| ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| ram_tl_o.d_opcode[0] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | OUTPUT |
| ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| ram_tl_o.d_valid | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
| regs_tl_i.d_ready | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T3,T49,T83 | Yes | T3,T49,T83 | INPUT |
| regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_data[31:0] | Yes | Yes | T3,T49,T83 | Yes | T3,T49,T83 | INPUT |
| regs_tl_i.a_mask[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| regs_tl_i.a_address[5:0] | Yes | Yes | *T80,*T81,*T82 | Yes | T80,T81,T82 | INPUT |
| regs_tl_i.a_address[17:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[20:18] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
| regs_tl_i.a_address[21] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[22] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT |
| regs_tl_i.a_address[23] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[24] | Yes | Yes | *T3,*T174,*T222 | Yes | T3,T174,T222 | INPUT |
| regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[30] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT |
| regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_source[5:0] | Yes | Yes | *T51,*T69,*T83 | Yes | T51,T69,T83 | INPUT |
| regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | INPUT |
| regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_opcode[2:0] | Yes | Yes | T84,T85,T86 | Yes | T84,T85,T86 | INPUT |
| regs_tl_i.a_valid | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | INPUT |
| regs_tl_o.a_ready | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | OUTPUT |
| regs_tl_o.d_error | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT |
| regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T120,T180,T177 | Yes | T120,T180,T177 | OUTPUT |
| regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T120,T46,T47 | Yes | T3,T49,T83 | OUTPUT |
| regs_tl_o.d_data[31:0] | Yes | Yes | T120,T46,T47 | Yes | T3,T49,T83 | OUTPUT |
| regs_tl_o.d_sink | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT |
| regs_tl_o.d_source[5:0] | Yes | Yes | *T80,*T81,*T82 | Yes | T233,T234,T80 | OUTPUT |
| regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| regs_tl_o.d_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT |
| regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| regs_tl_o.d_opcode[0] | Yes | Yes | *T120,*T180,*T177 | Yes | T174,T222,T120 | OUTPUT |
| regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| regs_tl_o.d_valid | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | OUTPUT |
| alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i[0].ack_p | Yes | Yes | T90,T174,T222 | Yes | T90,T174,T222 | INPUT |
| alert_rx_i[0].ping_n | Yes | Yes | T90,T92,T93 | Yes | T90,T92,T93 | INPUT |
| alert_rx_i[0].ping_p | Yes | Yes | T90,T92,T93 | Yes | T90,T92,T93 | INPUT |
| alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o[0].alert_p | Yes | Yes | T90,T174,T222 | Yes | T90,T174,T222 | OUTPUT |
| lc_escalate_en_i[3:0] | Yes | Yes | T35,T36,T71 | Yes | T35,T36,T71 | INPUT |
| lc_hw_debug_en_i[3:0] | Yes | Yes | T34,T35,T36 | Yes | T2,T4,T5 | INPUT |
| otp_en_sram_ifetch_i[7:0] | Yes | Yes | T1,T2,T3 | Yes | T34,T35,T36 | INPUT |
| sram_otp_key_o.req | Yes | Yes | T3,T49,T120 | Yes | T3,T49,T83 | OUTPUT |
| sram_otp_key_i.seed_valid | Yes | Yes | T34,T35,T36 | Yes | T2,T3,T4 | INPUT |
| sram_otp_key_i.nonce[127:0] | Yes | Yes | T2,T3,T34 | Yes | T2,T3,T4 | INPUT |
| sram_otp_key_i.key[127:0] | Yes | Yes | T2,T3,T4 | Yes | T3,T5,T34 | INPUT |
| sram_otp_key_i.ack | Yes | Yes | T3,T49,T120 | Yes | T3,T49,T120 | INPUT |
| cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
| cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
| cfg_i.rf_cfg.test | No | No | No | INPUT | ||
| cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
| cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
| cfg_i.ram_cfg.test | No | No | No | INPUT |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 60 | 58 | 96.67 |
| Total Bits | 1102 | 1098 | 99.64 |
| Total Bits 0->1 | 551 | 549 | 99.64 |
| Total Bits 1->0 | 551 | 549 | 99.64 |
| Ports | 60 | 58 | 96.67 |
| Port Bits | 1102 | 1098 | 99.64 |
| Port Bits 0->1 | 551 | 549 | 99.64 |
| Port Bits 1->0 | 551 | 549 | 99.64 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_ni | Yes | Yes | T34,T35,T36 | Yes | T1,T2,T3 | INPUT | |
| clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_otp_ni | Yes | Yes | T34,T35,T36 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.d_ready | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T2,T3,T34 | Yes | T2,T3,T34 | INPUT | |
| ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_data[31:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_mask[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_address[11:0] | Yes | Yes | *T80,*T81,*T82 | Yes | T80,T81,T82 | INPUT | |
| ram_tl_i.a_address[20:12] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_address[22:21] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_address[30] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_source[5:0] | Yes | Yes | *T51,*T69,*T83 | Yes | T51,T69,T83 | INPUT | |
| ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | INPUT | |
| ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_opcode[2:0] | Yes | Yes | T84,T85,T86 | Yes | T84,T85,T86 | INPUT | |
| ram_tl_i.a_valid | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T34,T35,T36 | OUTPUT | |
| ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T2,T3,T34 | Yes | T2,T3,T34 | OUTPUT | |
| ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T2,T3,T34 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_data[31:0] | Yes | Yes | T2,T3,T34 | Yes | T2,T3,T34 | OUTPUT | |
| ram_tl_o.d_sink | Yes | Yes | T81,T82,T87 | Yes | T81,T82,T87 | OUTPUT | |
| ram_tl_o.d_source[5:0] | Yes | Yes | *T84,*T86,*T412 | Yes | T84,T86,T412 | OUTPUT | |
| ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_size[1:0] | Yes | Yes | T81,T82,T87 | Yes | T81,T82,T87 | OUTPUT | |
| ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_opcode[0] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | OUTPUT | |
| ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_valid | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT | |
| regs_tl_i.d_ready | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T3,T49,T120 | Yes | T3,T49,T120 | INPUT | |
| regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_data[31:0] | Yes | Yes | T3,T49,T120 | Yes | T3,T49,T120 | INPUT | |
| regs_tl_i.a_mask[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| regs_tl_i.a_address[5:0] | Yes | Yes | *T80,*T81,*T82 | Yes | T80,T81,T82 | INPUT | |
| regs_tl_i.a_address[19:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[20] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT | |
| regs_tl_i.a_address[21] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[22] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT | |
| regs_tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[30] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT | |
| regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_source[5:0] | Yes | Yes | *T51,*T69,*T83 | Yes | T51,T69,T83 | INPUT | |
| regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | INPUT | |
| regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_opcode[2:0] | Yes | Yes | T84,T85,T86 | Yes | T84,T85,T86 | INPUT | |
| regs_tl_i.a_valid | Yes | Yes | T3,T49,T120 | Yes | T3,T49,T120 | INPUT | |
| regs_tl_o.a_ready | Yes | Yes | T3,T49,T120 | Yes | T3,T49,T120 | OUTPUT | |
| regs_tl_o.d_error | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT | |
| regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T120,T177,T178 | Yes | T120,T177,T178 | OUTPUT | |
| regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T120,T46,T47 | Yes | T3,T49,T120 | OUTPUT | |
| regs_tl_o.d_data[31:0] | Yes | Yes | T120,T46,T47 | Yes | T3,T49,T120 | OUTPUT | |
| regs_tl_o.d_sink | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT | |
| regs_tl_o.d_source[5:0] | Yes | Yes | *T80,*T81,*T82 | Yes | T80,T81,T82 | OUTPUT | |
| regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT | |
| regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_opcode[0] | Yes | Yes | *T120,*T177,*T178 | Yes | T120,T177,T407 | OUTPUT | |
| regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_valid | Yes | Yes | T3,T49,T120 | Yes | T3,T49,T120 | OUTPUT | |
| alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| alert_rx_i[0].ack_p | Yes | Yes | T90,T92,T93 | Yes | T90,T92,T93 | INPUT | |
| alert_rx_i[0].ping_n | Yes | Yes | T90,T92,T93 | Yes | T90,T93,T160 | INPUT | |
| alert_rx_i[0].ping_p | Yes | Yes | T90,T93,T160 | Yes | T90,T92,T93 | INPUT | |
| alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| alert_tx_o[0].alert_p | Yes | Yes | T90,T92,T93 | Yes | T90,T92,T93 | OUTPUT | |
| lc_escalate_en_i[3:0] | Yes | Yes | T35,T36,T71 | Yes | T35,T36,T71 | INPUT | |
| lc_hw_debug_en_i[3:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| otp_en_sram_ifetch_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| sram_otp_key_o.req | Yes | Yes | T120,T177,T178 | Yes | T120,T177,T178 | OUTPUT | |
| sram_otp_key_i.seed_valid | Yes | Yes | T34,T35,T36 | Yes | T2,T3,T4 | INPUT | |
| sram_otp_key_i.nonce[127:0] | Yes | Yes | T2,T3,T34 | Yes | T2,T3,T4 | INPUT | |
| sram_otp_key_i.key[127:0] | Yes | Yes | T2,T3,T4 | Yes | T3,T5,T34 | INPUT | |
| sram_otp_key_i.ack | Yes | Yes | T120,T177,T178 | Yes | T120,T177,T178 | INPUT | |
| cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.test | No | No | No | INPUT | |||
| cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.test | No | No | No | INPUT |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 62 | 60 | 96.77 |
| Total Bits | 1136 | 1132 | 99.65 |
| Total Bits 0->1 | 568 | 566 | 99.65 |
| Total Bits 1->0 | 568 | 566 | 99.65 |
| Ports | 62 | 60 | 96.77 |
| Port Bits | 1136 | 1132 | 99.65 |
| Port Bits 0->1 | 568 | 566 | 99.65 |
| Port Bits 1->0 | 568 | 566 | 99.65 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_ni | Yes | Yes | T34,T35,T36 | Yes | T1,T2,T3 | INPUT | |
| clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_otp_ni | Yes | Yes | T34,T35,T36 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.d_ready | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_data[31:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_mask[3:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_address[16:0] | Yes | Yes | *T80,*T81,*T82 | Yes | T80,T81,T82 | INPUT | |
| ram_tl_i.a_address[27:17] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_address[28] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_address[31:29] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_source[5:0] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | INPUT | |
| ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_opcode[2:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_i.a_valid | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT | |
| ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T34,T35,T36 | OUTPUT | |
| ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT | |
| ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_data[31:0] | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT | |
| ram_tl_o.d_sink | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT | |
| ram_tl_o.d_source[5:0] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | OUTPUT | |
| ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | OUTPUT | |
| ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_opcode[0] | Yes | Yes | *T2,*T3,*T4 | Yes | T2,T3,T4 | OUTPUT | |
| ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_valid | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT | |
| regs_tl_i.d_ready | Yes | Yes | T3,T34,T35 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T3,T49,T83 | Yes | T3,T49,T83 | INPUT | |
| regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | INPUT | |
| regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | INPUT | |
| regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_data[31:0] | Yes | Yes | T3,T49,T83 | Yes | T3,T49,T83 | INPUT | |
| regs_tl_i.a_mask[3:0] | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | INPUT | |
| regs_tl_i.a_address[5:0] | Yes | Yes | *T81,*T82,*T87 | Yes | T81,T82,T87 | INPUT | |
| regs_tl_i.a_address[17:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[20:18] | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | INPUT | |
| regs_tl_i.a_address[23:21] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[24] | Yes | Yes | *T3,*T174,*T222 | Yes | T3,T174,T222 | INPUT | |
| regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[30] | Yes | Yes | *T3,*T174,*T222 | Yes | T3,T174,T222 | INPUT | |
| regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_source[5:0] | Yes | Yes | *T233,*T234,*T80 | Yes | T233,T234,T80 | INPUT | |
| regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_size[1:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | INPUT | |
| regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_opcode[2:0] | Yes | Yes | T80,T81,T82 | Yes | T80,T81,T82 | INPUT | |
| regs_tl_i.a_valid | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | INPUT | |
| regs_tl_o.a_ready | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | OUTPUT | |
| regs_tl_o.d_error | Yes | Yes | T81,T82,T87 | Yes | T81,T82,T88 | OUTPUT | |
| regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T180,T186,T187 | Yes | T180,T186,T187 | OUTPUT | |
| regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T120,T46,T47 | Yes | T3,T49,T83 | OUTPUT | |
| regs_tl_o.d_data[31:0] | Yes | Yes | T120,T46,T47 | Yes | T3,T49,T83 | OUTPUT | |
| regs_tl_o.d_sink | Yes | Yes | T81,T82,T87 | Yes | T81,T82,T87 | OUTPUT | |
| regs_tl_o.d_source[5:0] | Yes | Yes | *T81,*T82,*T87 | Yes | T233,T234,T81 | OUTPUT | |
| regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_size[1:0] | Yes | Yes | T81,T82,T87 | Yes | T81,T82,T87 | OUTPUT | |
| regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_opcode[0] | Yes | Yes | *T120,*T180,*T177 | Yes | T174,T222,T120 | OUTPUT | |
| regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_valid | Yes | Yes | T3,T174,T222 | Yes | T3,T174,T222 | OUTPUT | |
| alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| alert_rx_i[0].ack_p | Yes | Yes | T90,T174,T222 | Yes | T90,T174,T222 | INPUT | |
| alert_rx_i[0].ping_n | Yes | Yes | T90,T92,T159 | Yes | T90,T92,T159 | INPUT | |
| alert_rx_i[0].ping_p | Yes | Yes | T90,T92,T159 | Yes | T90,T92,T159 | INPUT | |
| alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| alert_tx_o[0].alert_p | Yes | Yes | T90,T174,T222 | Yes | T90,T174,T222 | OUTPUT | |
| lc_escalate_en_i[3:0] | Yes | Yes | T35,T36,T71 | Yes | T35,T36,T71 | INPUT | |
| lc_hw_debug_en_i[3:0] | Yes | Yes | T34,T35,T36 | Yes | T2,T4,T5 | INPUT | |
| otp_en_sram_ifetch_i[7:0] | Yes | Yes | T1,T2,T3 | Yes | T34,T35,T36 | INPUT | |
| sram_otp_key_o.req | Yes | Yes | T3,T49,T120 | Yes | T3,T49,T83 | OUTPUT | |
| sram_otp_key_i.seed_valid | Yes | Yes | T34,T35,T36 | Yes | T2,T3,T4 | INPUT | |
| sram_otp_key_i.nonce[127:0] | Yes | Yes | T2,T3,T34 | Yes | T2,T3,T4 | INPUT | |
| sram_otp_key_i.key[127:0] | Yes | Yes | T2,T3,T4 | Yes | T3,T5,T34 | INPUT | |
| sram_otp_key_i.ack | Yes | Yes | T3,T49,T120 | Yes | T3,T49,T120 | INPUT | |
| cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.test | No | No | No | INPUT | |||
| cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.test | No | No | No | INPUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |