Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T15,T45 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
32325 |
31798 |
0 |
0 |
selKnown1 |
153421 |
152005 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32325 |
31798 |
0 |
0 |
T13 |
233 |
232 |
0 |
0 |
T15 |
1026 |
1025 |
0 |
0 |
T16 |
32 |
31 |
0 |
0 |
T31 |
6 |
9 |
0 |
0 |
T32 |
4 |
3 |
0 |
0 |
T33 |
5 |
4 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T45 |
241 |
240 |
0 |
0 |
T50 |
2 |
1 |
0 |
0 |
T51 |
3 |
2 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T69 |
3 |
2 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T105 |
2 |
1 |
0 |
0 |
T164 |
0 |
2 |
0 |
0 |
T190 |
13 |
12 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153421 |
152005 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T15 |
576 |
575 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T31 |
21 |
48 |
0 |
0 |
T32 |
10 |
13 |
0 |
0 |
T33 |
11 |
22 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T71 |
5 |
4 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T154 |
0 |
1 |
0 |
0 |
T169 |
0 |
4 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T174 |
0 |
1 |
0 |
0 |
T190 |
12 |
29 |
0 |
0 |
T191 |
7 |
14 |
0 |
0 |
T192 |
25 |
44 |
0 |
0 |
T193 |
15 |
14 |
0 |
0 |
T194 |
12 |
11 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T196 |
13 |
12 |
0 |
0 |
T197 |
4 |
3 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T16,T35 |
0 | 1 | Covered | T1,T16,T35 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T16,T35 |
1 | 1 | Covered | T1,T16,T35 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1010 |
878 |
0 |
0 |
selKnown1 |
1786 |
767 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1010 |
878 |
0 |
0 |
T16 |
32 |
31 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T50 |
2 |
1 |
0 |
0 |
T51 |
3 |
2 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T69 |
3 |
2 |
0 |
0 |
T70 |
1 |
0 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T105 |
2 |
1 |
0 |
0 |
T164 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1786 |
767 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T52 |
1 |
0 |
0 |
0 |
T71 |
5 |
4 |
0 |
0 |
T95 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T154 |
0 |
1 |
0 |
0 |
T169 |
0 |
4 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T174 |
0 |
1 |
0 |
0 |
T195 |
0 |
1 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T15,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5742 |
5721 |
0 |
0 |
selKnown1 |
2420 |
2399 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5742 |
5721 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T13 |
233 |
232 |
0 |
0 |
T15 |
1026 |
1025 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T45 |
241 |
240 |
0 |
0 |
T199 |
1026 |
1025 |
0 |
0 |
T200 |
604 |
603 |
0 |
0 |
T201 |
533 |
532 |
0 |
0 |
T202 |
1026 |
1025 |
0 |
0 |
T203 |
289 |
288 |
0 |
0 |
T204 |
0 |
647 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2420 |
2399 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T15 |
576 |
575 |
0 |
0 |
T31 |
0 |
28 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
12 |
0 |
0 |
T37 |
545 |
544 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T190 |
0 |
18 |
0 |
0 |
T191 |
0 |
8 |
0 |
0 |
T192 |
0 |
20 |
0 |
0 |
T199 |
576 |
575 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
576 |
575 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
T204 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T11,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T37,T199 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T11,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55 |
43 |
0 |
0 |
T31 |
6 |
5 |
0 |
0 |
T32 |
4 |
3 |
0 |
0 |
T33 |
5 |
4 |
0 |
0 |
T190 |
13 |
12 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
T193 |
10 |
9 |
0 |
0 |
T194 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136 |
120 |
0 |
0 |
T31 |
21 |
20 |
0 |
0 |
T32 |
10 |
9 |
0 |
0 |
T33 |
11 |
10 |
0 |
0 |
T190 |
12 |
11 |
0 |
0 |
T191 |
7 |
6 |
0 |
0 |
T192 |
25 |
24 |
0 |
0 |
T193 |
15 |
14 |
0 |
0 |
T194 |
12 |
11 |
0 |
0 |
T196 |
13 |
12 |
0 |
0 |
T197 |
4 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T37 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T15,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5748 |
5727 |
0 |
0 |
selKnown1 |
155 |
139 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5748 |
5727 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
219 |
218 |
0 |
0 |
T15 |
1026 |
1025 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T45 |
219 |
218 |
0 |
0 |
T199 |
1026 |
1025 |
0 |
0 |
T200 |
605 |
604 |
0 |
0 |
T201 |
564 |
563 |
0 |
0 |
T202 |
1025 |
1024 |
0 |
0 |
T203 |
298 |
297 |
0 |
0 |
T204 |
0 |
645 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
155 |
139 |
0 |
0 |
T15 |
2 |
1 |
0 |
0 |
T31 |
20 |
19 |
0 |
0 |
T32 |
8 |
7 |
0 |
0 |
T33 |
14 |
13 |
0 |
0 |
T37 |
2 |
1 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T190 |
26 |
25 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T192 |
0 |
18 |
0 |
0 |
T199 |
2 |
1 |
0 |
0 |
T202 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T12,T31 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T37,T199 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T12,T31 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41 |
30 |
0 |
0 |
T31 |
5 |
4 |
0 |
0 |
T32 |
3 |
2 |
0 |
0 |
T33 |
6 |
5 |
0 |
0 |
T190 |
10 |
9 |
0 |
0 |
T192 |
2 |
1 |
0 |
0 |
T193 |
4 |
3 |
0 |
0 |
T194 |
2 |
1 |
0 |
0 |
T196 |
2 |
1 |
0 |
0 |
T197 |
5 |
4 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135 |
120 |
0 |
0 |
T31 |
17 |
16 |
0 |
0 |
T32 |
11 |
10 |
0 |
0 |
T33 |
9 |
8 |
0 |
0 |
T190 |
23 |
22 |
0 |
0 |
T191 |
9 |
8 |
0 |
0 |
T192 |
15 |
14 |
0 |
0 |
T193 |
21 |
20 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
T196 |
15 |
14 |
0 |
0 |
T197 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T199,T202 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T15,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6085 |
6062 |
0 |
0 |
selKnown1 |
522 |
508 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6085 |
6062 |
0 |
0 |
T13 |
376 |
375 |
0 |
0 |
T15 |
1025 |
1024 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T45 |
363 |
362 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T199 |
1025 |
1024 |
0 |
0 |
T200 |
587 |
586 |
0 |
0 |
T201 |
517 |
516 |
0 |
0 |
T202 |
1025 |
1024 |
0 |
0 |
T203 |
417 |
416 |
0 |
0 |
T204 |
0 |
630 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522 |
508 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T15 |
117 |
116 |
0 |
0 |
T31 |
17 |
16 |
0 |
0 |
T32 |
16 |
15 |
0 |
0 |
T33 |
23 |
22 |
0 |
0 |
T190 |
23 |
22 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T192 |
27 |
26 |
0 |
0 |
T193 |
0 |
23 |
0 |
0 |
T199 |
117 |
116 |
0 |
0 |
T202 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T199,T202 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T15,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70 |
47 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T45 |
3 |
2 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T190 |
0 |
4 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
3 |
2 |
0 |
0 |
T204 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162 |
146 |
0 |
0 |
T31 |
21 |
20 |
0 |
0 |
T32 |
13 |
12 |
0 |
0 |
T33 |
16 |
15 |
0 |
0 |
T190 |
24 |
23 |
0 |
0 |
T191 |
13 |
12 |
0 |
0 |
T192 |
20 |
19 |
0 |
0 |
T193 |
16 |
15 |
0 |
0 |
T194 |
13 |
12 |
0 |
0 |
T196 |
12 |
11 |
0 |
0 |
T197 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T37,T31,T32 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T15,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
6100 |
6076 |
0 |
0 |
selKnown1 |
258 |
247 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6100 |
6076 |
0 |
0 |
T13 |
363 |
362 |
0 |
0 |
T15 |
1026 |
1025 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T45 |
342 |
341 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T199 |
1026 |
1025 |
0 |
0 |
T200 |
589 |
588 |
0 |
0 |
T201 |
546 |
545 |
0 |
0 |
T202 |
1025 |
1024 |
0 |
0 |
T203 |
426 |
425 |
0 |
0 |
T204 |
0 |
628 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258 |
247 |
0 |
0 |
T31 |
24 |
23 |
0 |
0 |
T32 |
8 |
7 |
0 |
0 |
T33 |
12 |
11 |
0 |
0 |
T37 |
113 |
112 |
0 |
0 |
T190 |
20 |
19 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T192 |
27 |
26 |
0 |
0 |
T193 |
23 |
22 |
0 |
0 |
T194 |
8 |
7 |
0 |
0 |
T196 |
8 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T37,T199 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T15,T45 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
77 |
53 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
0 |
7 |
0 |
0 |
T45 |
3 |
2 |
0 |
0 |
T56 |
1 |
0 |
0 |
0 |
T57 |
1 |
0 |
0 |
0 |
T190 |
0 |
7 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
T200 |
3 |
2 |
0 |
0 |
T201 |
3 |
2 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
3 |
2 |
0 |
0 |
T204 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130 |
114 |
0 |
0 |
T31 |
17 |
16 |
0 |
0 |
T32 |
10 |
9 |
0 |
0 |
T33 |
10 |
9 |
0 |
0 |
T190 |
17 |
16 |
0 |
0 |
T191 |
11 |
10 |
0 |
0 |
T192 |
21 |
20 |
0 |
0 |
T193 |
17 |
16 |
0 |
0 |
T194 |
5 |
4 |
0 |
0 |
T196 |
11 |
10 |
0 |
0 |
T197 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T84,T85,T15 |
0 | 1 | Covered | T14,T15,T37 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T84,T85,T15 |
1 | 1 | Covered | T14,T15,T37 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2454 |
2430 |
0 |
0 |
selKnown1 |
5574 |
5543 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2454 |
2430 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T15 |
576 |
575 |
0 |
0 |
T31 |
0 |
32 |
0 |
0 |
T32 |
0 |
27 |
0 |
0 |
T33 |
0 |
4 |
0 |
0 |
T37 |
546 |
545 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T190 |
0 |
13 |
0 |
0 |
T191 |
0 |
3 |
0 |
0 |
T192 |
0 |
32 |
0 |
0 |
T199 |
576 |
575 |
0 |
0 |
T202 |
576 |
575 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5574 |
5543 |
0 |
0 |
T13 |
196 |
195 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1025 |
1024 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T45 |
205 |
204 |
0 |
0 |
T64 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T199 |
1025 |
1024 |
0 |
0 |
T200 |
0 |
586 |
0 |
0 |
T201 |
0 |
516 |
0 |
0 |
T202 |
0 |
1024 |
0 |
0 |
T203 |
0 |
251 |
0 |
0 |
T204 |
0 |
630 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T84,T85,T15 |
0 | 1 | Covered | T14,T15,T37 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T84,T85,T15 |
1 | 1 | Covered | T14,T15,T37 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2459 |
2435 |
0 |
0 |
selKnown1 |
5573 |
5542 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2459 |
2435 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T15 |
576 |
575 |
0 |
0 |
T31 |
0 |
34 |
0 |
0 |
T32 |
0 |
27 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T37 |
546 |
545 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T190 |
0 |
16 |
0 |
0 |
T191 |
0 |
3 |
0 |
0 |
T192 |
0 |
31 |
0 |
0 |
T199 |
576 |
575 |
0 |
0 |
T202 |
576 |
575 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5573 |
5542 |
0 |
0 |
T13 |
196 |
195 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1025 |
1024 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T45 |
205 |
204 |
0 |
0 |
T64 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T199 |
1025 |
1024 |
0 |
0 |
T200 |
0 |
586 |
0 |
0 |
T201 |
0 |
516 |
0 |
0 |
T202 |
0 |
1024 |
0 |
0 |
T203 |
0 |
251 |
0 |
0 |
T204 |
0 |
630 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T84,T85,T15 |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T84,T85,T15 |
1 | 1 | Covered | T13,T14,T15 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
219 |
189 |
0 |
0 |
selKnown1 |
5581 |
5550 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219 |
189 |
0 |
0 |
T15 |
2 |
1 |
0 |
0 |
T31 |
0 |
26 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T33 |
0 |
11 |
0 |
0 |
T37 |
2 |
1 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T190 |
0 |
20 |
0 |
0 |
T191 |
0 |
10 |
0 |
0 |
T192 |
0 |
25 |
0 |
0 |
T199 |
2 |
1 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5581 |
5550 |
0 |
0 |
T13 |
183 |
182 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1026 |
1025 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T45 |
184 |
183 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T199 |
1026 |
1025 |
0 |
0 |
T200 |
589 |
588 |
0 |
0 |
T201 |
0 |
545 |
0 |
0 |
T202 |
0 |
1024 |
0 |
0 |
T203 |
0 |
260 |
0 |
0 |
T204 |
0 |
628 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T84,T85,T15 |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T84,T85,T15 |
1 | 1 | Covered | T13,T14,T15 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
219 |
189 |
0 |
0 |
selKnown1 |
5579 |
5548 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219 |
189 |
0 |
0 |
T15 |
2 |
1 |
0 |
0 |
T31 |
0 |
25 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T33 |
0 |
12 |
0 |
0 |
T37 |
2 |
1 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T190 |
0 |
20 |
0 |
0 |
T191 |
0 |
10 |
0 |
0 |
T192 |
0 |
23 |
0 |
0 |
T199 |
2 |
1 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
T202 |
2 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5579 |
5548 |
0 |
0 |
T13 |
183 |
182 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1026 |
1025 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T45 |
184 |
183 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T199 |
1026 |
1025 |
0 |
0 |
T200 |
589 |
588 |
0 |
0 |
T201 |
0 |
545 |
0 |
0 |
T202 |
0 |
1024 |
0 |
0 |
T203 |
0 |
260 |
0 |
0 |
T204 |
0 |
628 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T84,T85,T15 |
0 | 1 | Covered | T15,T199,T202 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T84,T85,T15 |
1 | 1 | Covered | T15,T199,T202 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
586 |
566 |
0 |
0 |
selKnown1 |
31340 |
31303 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
586 |
566 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T15 |
117 |
116 |
0 |
0 |
T31 |
31 |
30 |
0 |
0 |
T32 |
33 |
32 |
0 |
0 |
T33 |
0 |
18 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T190 |
0 |
29 |
0 |
0 |
T191 |
0 |
11 |
0 |
0 |
T192 |
0 |
31 |
0 |
0 |
T193 |
0 |
12 |
0 |
0 |
T199 |
117 |
116 |
0 |
0 |
T202 |
117 |
116 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31340 |
31303 |
0 |
0 |
T8 |
4723 |
4722 |
0 |
0 |
T13 |
410 |
409 |
0 |
0 |
T15 |
1025 |
1024 |
0 |
0 |
T45 |
397 |
396 |
0 |
0 |
T51 |
1429 |
1428 |
0 |
0 |
T69 |
1668 |
1667 |
0 |
0 |
T199 |
1025 |
1024 |
0 |
0 |
T206 |
1997 |
1996 |
0 |
0 |
T207 |
1417 |
1416 |
0 |
0 |
T208 |
2006 |
2005 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T84,T85,T15 |
0 | 1 | Covered | T15,T199,T202 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T84,T85,T15 |
1 | 1 | Covered | T15,T199,T202 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
586 |
566 |
0 |
0 |
selKnown1 |
31336 |
31299 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
586 |
566 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T15 |
117 |
116 |
0 |
0 |
T31 |
33 |
32 |
0 |
0 |
T32 |
33 |
32 |
0 |
0 |
T33 |
0 |
17 |
0 |
0 |
T55 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T190 |
0 |
29 |
0 |
0 |
T191 |
0 |
11 |
0 |
0 |
T192 |
0 |
31 |
0 |
0 |
T193 |
0 |
12 |
0 |
0 |
T199 |
117 |
116 |
0 |
0 |
T202 |
117 |
116 |
0 |
0 |
T205 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31336 |
31299 |
0 |
0 |
T8 |
4723 |
4722 |
0 |
0 |
T13 |
410 |
409 |
0 |
0 |
T15 |
1025 |
1024 |
0 |
0 |
T45 |
397 |
396 |
0 |
0 |
T51 |
1429 |
1428 |
0 |
0 |
T69 |
1668 |
1667 |
0 |
0 |
T199 |
1025 |
1024 |
0 |
0 |
T206 |
1997 |
1996 |
0 |
0 |
T207 |
1417 |
1416 |
0 |
0 |
T208 |
2006 |
2005 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T84,T22,T209 |
0 | 1 | Covered | T13,T22,T209 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T84,T22,T209 |
1 | 1 | Covered | T13,T22,T209 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
436 |
392 |
0 |
0 |
selKnown1 |
31367 |
31330 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
436 |
392 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
2 |
1 |
0 |
0 |
T22 |
8 |
7 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T37 |
112 |
111 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
31 |
30 |
0 |
0 |
T211 |
2 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31367 |
31330 |
0 |
0 |
T8 |
4723 |
4722 |
0 |
0 |
T13 |
396 |
395 |
0 |
0 |
T15 |
1025 |
1024 |
0 |
0 |
T45 |
375 |
374 |
0 |
0 |
T51 |
1429 |
1428 |
0 |
0 |
T69 |
1668 |
1667 |
0 |
0 |
T199 |
1025 |
1024 |
0 |
0 |
T206 |
1997 |
1996 |
0 |
0 |
T207 |
1417 |
1416 |
0 |
0 |
T208 |
2006 |
2005 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T84,T22,T209 |
0 | 1 | Covered | T13,T22,T209 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T15,T45 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T84,T22,T209 |
1 | 1 | Covered | T13,T22,T209 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
438 |
394 |
0 |
0 |
selKnown1 |
31367 |
31330 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
438 |
394 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
2 |
1 |
0 |
0 |
T22 |
8 |
7 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T37 |
112 |
111 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T85 |
1 |
0 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
T209 |
2 |
1 |
0 |
0 |
T210 |
31 |
30 |
0 |
0 |
T211 |
2 |
1 |
0 |
0 |
T212 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31367 |
31330 |
0 |
0 |
T8 |
4723 |
4722 |
0 |
0 |
T13 |
396 |
395 |
0 |
0 |
T15 |
1025 |
1024 |
0 |
0 |
T45 |
375 |
374 |
0 |
0 |
T51 |
1429 |
1428 |
0 |
0 |
T69 |
1668 |
1667 |
0 |
0 |
T199 |
1025 |
1024 |
0 |
0 |
T206 |
1997 |
1996 |
0 |
0 |
T207 |
1417 |
1416 |
0 |
0 |
T208 |
2006 |
2005 |
0 |
0 |