Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T108,T109 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T102,T108 |
1 | 1 | Covered | T15,T102,T108 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T15,T18 |
1 | 0 | Covered | T15,T102,T108 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T102,T108 |
1 | 1 | Covered | T15,T102,T108 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T17,T15,T18 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T102,T53 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T17,T15,T18 |
1 | 1 | Covered | T17,T15,T18 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T17,T15,T18 |
1 | - | Covered | T17,T15,T18 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T17,T15,T18 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T17,T15,T18 |
1 | 1 | Covered | T17,T15,T18 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T15,T18 |
0 |
0 |
1 |
Covered |
T17,T15,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T15,T18 |
0 |
0 |
1 |
Covered |
T17,T15,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
4498325 |
0 |
0 |
T15 |
37968 |
1825 |
0 |
0 |
T17 |
130262 |
1625 |
0 |
0 |
T18 |
0 |
808 |
0 |
0 |
T48 |
52070 |
0 |
0 |
0 |
T52 |
0 |
339 |
0 |
0 |
T53 |
0 |
1935 |
0 |
0 |
T54 |
0 |
344 |
0 |
0 |
T55 |
0 |
796 |
0 |
0 |
T56 |
0 |
613 |
0 |
0 |
T58 |
0 |
1281 |
0 |
0 |
T65 |
12117 |
0 |
0 |
0 |
T86 |
42419 |
0 |
0 |
0 |
T94 |
71296 |
0 |
0 |
0 |
T95 |
45622 |
0 |
0 |
0 |
T96 |
40392 |
0 |
0 |
0 |
T97 |
39399 |
0 |
0 |
0 |
T98 |
75903 |
0 |
0 |
0 |
T99 |
139874 |
0 |
0 |
0 |
T102 |
36716 |
298 |
0 |
0 |
T103 |
0 |
766 |
0 |
0 |
T104 |
0 |
714 |
0 |
0 |
T105 |
0 |
674 |
0 |
0 |
T106 |
0 |
783 |
0 |
0 |
T107 |
508207 |
0 |
0 |
0 |
T112 |
0 |
1477 |
0 |
0 |
T133 |
0 |
4126 |
0 |
0 |
T134 |
38487 |
0 |
0 |
0 |
T152 |
0 |
841 |
0 |
0 |
T153 |
0 |
9460 |
0 |
0 |
T271 |
22337 |
0 |
0 |
0 |
T272 |
170731 |
0 |
0 |
0 |
T273 |
35487 |
0 |
0 |
0 |
T274 |
16038 |
0 |
0 |
0 |
T309 |
66382 |
0 |
0 |
0 |
T315 |
49538 |
0 |
0 |
0 |
T391 |
0 |
6189 |
0 |
0 |
T392 |
0 |
3015 |
0 |
0 |
T393 |
0 |
1468 |
0 |
0 |
T411 |
25405 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
47623750 |
41992850 |
0 |
0 |
T1 |
9675 |
5325 |
0 |
0 |
T2 |
12575 |
8275 |
0 |
0 |
T3 |
14075 |
9725 |
0 |
0 |
T4 |
20950 |
16650 |
0 |
0 |
T5 |
93075 |
73300 |
0 |
0 |
T30 |
20075 |
15750 |
0 |
0 |
T59 |
58275 |
53975 |
0 |
0 |
T63 |
26100 |
21750 |
0 |
0 |
T90 |
11375 |
7100 |
0 |
0 |
T91 |
16275 |
12000 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11069 |
0 |
0 |
T15 |
37968 |
4 |
0 |
0 |
T17 |
130262 |
4 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T48 |
52070 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T65 |
12117 |
0 |
0 |
0 |
T86 |
42419 |
0 |
0 |
0 |
T94 |
71296 |
0 |
0 |
0 |
T95 |
45622 |
0 |
0 |
0 |
T96 |
40392 |
0 |
0 |
0 |
T97 |
39399 |
0 |
0 |
0 |
T98 |
75903 |
0 |
0 |
0 |
T99 |
139874 |
0 |
0 |
0 |
T102 |
36716 |
1 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
508207 |
0 |
0 |
0 |
T112 |
0 |
4 |
0 |
0 |
T133 |
0 |
10 |
0 |
0 |
T134 |
38487 |
0 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T153 |
0 |
22 |
0 |
0 |
T271 |
22337 |
0 |
0 |
0 |
T272 |
170731 |
0 |
0 |
0 |
T273 |
35487 |
0 |
0 |
0 |
T274 |
16038 |
0 |
0 |
0 |
T309 |
66382 |
0 |
0 |
0 |
T315 |
49538 |
0 |
0 |
0 |
T391 |
0 |
15 |
0 |
0 |
T392 |
0 |
8 |
0 |
0 |
T393 |
0 |
4 |
0 |
0 |
T411 |
25405 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
384500 |
373775 |
0 |
0 |
T2 |
561725 |
553800 |
0 |
0 |
T3 |
1000475 |
984400 |
0 |
0 |
T4 |
1756675 |
1739850 |
0 |
0 |
T5 |
6351100 |
6215375 |
0 |
0 |
T30 |
1356400 |
1341525 |
0 |
0 |
T59 |
4324550 |
4310300 |
0 |
0 |
T63 |
1792450 |
1781625 |
0 |
0 |
T90 |
540775 |
532575 |
0 |
0 |
T91 |
1291150 |
1279575 |
0 |
0 |