Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T12,T9 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T9,T13 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T57,T12,T9 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
30238 |
29714 |
0 |
0 |
selKnown1 |
152827 |
151423 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30238 |
29714 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
922 |
921 |
0 |
0 |
T16 |
4 |
3 |
0 |
0 |
T31 |
11 |
9 |
0 |
0 |
T32 |
5 |
4 |
0 |
0 |
T33 |
14 |
13 |
0 |
0 |
T37 |
5 |
4 |
0 |
0 |
T50 |
4 |
3 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T52 |
14 |
13 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
40 |
0 |
0 |
T75 |
48 |
47 |
0 |
0 |
T126 |
6 |
5 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
7 |
6 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
4 |
3 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152827 |
151423 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T31 |
17 |
15 |
0 |
0 |
T32 |
37 |
35 |
0 |
0 |
T33 |
5 |
10 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T37 |
3 |
6 |
0 |
0 |
T44 |
576 |
575 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T67 |
0 |
4 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T90 |
1 |
0 |
0 |
0 |
T122 |
0 |
1 |
0 |
0 |
T131 |
1 |
0 |
0 |
0 |
T135 |
1 |
0 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T187 |
16 |
28 |
0 |
0 |
T188 |
14 |
28 |
0 |
0 |
T189 |
25 |
24 |
0 |
0 |
T190 |
11 |
10 |
0 |
0 |
T191 |
18 |
17 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
T193 |
0 |
2 |
0 |
0 |
T194 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T49,T6,T52 |
0 | 1 | Covered | T49,T6,T52 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T49,T6,T52 |
1 | 1 | Covered | T49,T6,T52 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
942 |
809 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T16 |
4 |
3 |
0 |
0 |
T50 |
4 |
3 |
0 |
0 |
T51 |
2 |
1 |
0 |
0 |
T52 |
14 |
13 |
0 |
0 |
T71 |
1 |
0 |
0 |
0 |
T72 |
1 |
0 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
40 |
0 |
0 |
T75 |
48 |
47 |
0 |
0 |
T126 |
6 |
5 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1778 |
761 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T54 |
1 |
0 |
0 |
0 |
T67 |
0 |
4 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T90 |
1 |
0 |
0 |
0 |
T122 |
0 |
1 |
0 |
0 |
T131 |
1 |
0 |
0 |
0 |
T135 |
1 |
0 |
0 |
0 |
T138 |
0 |
1 |
0 |
0 |
T193 |
0 |
2 |
0 |
0 |
T194 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5270 |
5251 |
0 |
0 |
selKnown1 |
2422 |
2402 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5270 |
5251 |
0 |
0 |
T12 |
922 |
921 |
0 |
0 |
T13 |
515 |
514 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T44 |
1026 |
1025 |
0 |
0 |
T96 |
191 |
190 |
0 |
0 |
T195 |
233 |
232 |
0 |
0 |
T196 |
154 |
153 |
0 |
0 |
T197 |
1026 |
1025 |
0 |
0 |
T198 |
19 |
18 |
0 |
0 |
T199 |
1026 |
1025 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2422 |
2402 |
0 |
0 |
T31 |
9 |
8 |
0 |
0 |
T32 |
22 |
21 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T36 |
545 |
544 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T44 |
576 |
575 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T187 |
0 |
13 |
0 |
0 |
T188 |
0 |
15 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
576 |
575 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
576 |
575 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T31,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T10,T36 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T31,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
60 |
49 |
0 |
0 |
T31 |
3 |
2 |
0 |
0 |
T32 |
5 |
4 |
0 |
0 |
T33 |
14 |
13 |
0 |
0 |
T37 |
5 |
4 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
7 |
6 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
4 |
3 |
0 |
0 |
T191 |
5 |
4 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127 |
112 |
0 |
0 |
T31 |
8 |
7 |
0 |
0 |
T32 |
15 |
14 |
0 |
0 |
T33 |
5 |
4 |
0 |
0 |
T37 |
3 |
2 |
0 |
0 |
T187 |
16 |
15 |
0 |
0 |
T188 |
14 |
13 |
0 |
0 |
T189 |
25 |
24 |
0 |
0 |
T190 |
11 |
10 |
0 |
0 |
T191 |
18 |
17 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T13,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T14,T44 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T13,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5212 |
5193 |
0 |
0 |
selKnown1 |
147 |
130 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5212 |
5193 |
0 |
0 |
T12 |
901 |
900 |
0 |
0 |
T13 |
507 |
506 |
0 |
0 |
T31 |
6 |
5 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T96 |
184 |
183 |
0 |
0 |
T195 |
224 |
223 |
0 |
0 |
T196 |
150 |
149 |
0 |
0 |
T197 |
1025 |
1024 |
0 |
0 |
T198 |
19 |
18 |
0 |
0 |
T199 |
1026 |
1025 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147 |
130 |
0 |
0 |
T31 |
22 |
21 |
0 |
0 |
T32 |
18 |
17 |
0 |
0 |
T33 |
6 |
5 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T37 |
2 |
1 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T187 |
11 |
10 |
0 |
0 |
T188 |
0 |
9 |
0 |
0 |
T197 |
2 |
1 |
0 |
0 |
T199 |
2 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T9,T31,T32 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T44,T10 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T9,T31,T32 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55 |
44 |
0 |
0 |
T32 |
8 |
7 |
0 |
0 |
T33 |
7 |
6 |
0 |
0 |
T37 |
3 |
2 |
0 |
0 |
T187 |
4 |
3 |
0 |
0 |
T188 |
6 |
5 |
0 |
0 |
T190 |
2 |
1 |
0 |
0 |
T191 |
10 |
9 |
0 |
0 |
T192 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124 |
107 |
0 |
0 |
T31 |
20 |
19 |
0 |
0 |
T32 |
12 |
11 |
0 |
0 |
T33 |
9 |
8 |
0 |
0 |
T37 |
4 |
3 |
0 |
0 |
T187 |
9 |
8 |
0 |
0 |
T188 |
10 |
9 |
0 |
0 |
T189 |
13 |
12 |
0 |
0 |
T190 |
11 |
10 |
0 |
0 |
T191 |
17 |
16 |
0 |
0 |
T192 |
12 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T12,T9 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T11,T197 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T57,T12,T9 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5595 |
5572 |
0 |
0 |
selKnown1 |
508 |
494 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5595 |
5572 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
904 |
903 |
0 |
0 |
T13 |
500 |
499 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
15 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T96 |
303 |
302 |
0 |
0 |
T195 |
358 |
357 |
0 |
0 |
T196 |
319 |
318 |
0 |
0 |
T197 |
1025 |
1024 |
0 |
0 |
T199 |
0 |
1024 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
508 |
494 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T31 |
25 |
24 |
0 |
0 |
T32 |
13 |
12 |
0 |
0 |
T33 |
12 |
11 |
0 |
0 |
T37 |
4 |
3 |
0 |
0 |
T44 |
117 |
116 |
0 |
0 |
T187 |
13 |
12 |
0 |
0 |
T188 |
16 |
15 |
0 |
0 |
T189 |
0 |
15 |
0 |
0 |
T197 |
117 |
116 |
0 |
0 |
T199 |
117 |
116 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T12,T9 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T11,T197 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T57,T12,T9 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90 |
66 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T33 |
0 |
7 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T96 |
3 |
2 |
0 |
0 |
T187 |
0 |
6 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
T196 |
0 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130 |
116 |
0 |
0 |
T31 |
14 |
13 |
0 |
0 |
T32 |
14 |
13 |
0 |
0 |
T33 |
12 |
11 |
0 |
0 |
T37 |
4 |
3 |
0 |
0 |
T187 |
11 |
10 |
0 |
0 |
T188 |
12 |
11 |
0 |
0 |
T189 |
14 |
13 |
0 |
0 |
T190 |
11 |
10 |
0 |
0 |
T191 |
27 |
26 |
0 |
0 |
T192 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T12,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T36,T31 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T57,T12,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
5567 |
5545 |
0 |
0 |
selKnown1 |
302 |
290 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5567 |
5545 |
0 |
0 |
T12 |
885 |
884 |
0 |
0 |
T13 |
491 |
490 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T32 |
0 |
18 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T96 |
296 |
295 |
0 |
0 |
T195 |
351 |
350 |
0 |
0 |
T196 |
313 |
312 |
0 |
0 |
T197 |
1025 |
1024 |
0 |
0 |
T198 |
1 |
0 |
0 |
0 |
T199 |
0 |
1025 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
302 |
290 |
0 |
0 |
T31 |
22 |
21 |
0 |
0 |
T32 |
14 |
13 |
0 |
0 |
T33 |
5 |
4 |
0 |
0 |
T36 |
175 |
174 |
0 |
0 |
T37 |
4 |
3 |
0 |
0 |
T187 |
13 |
12 |
0 |
0 |
T188 |
15 |
14 |
0 |
0 |
T189 |
15 |
14 |
0 |
0 |
T190 |
14 |
13 |
0 |
0 |
T191 |
17 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T57,T12,T9 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T10,T36 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T57,T12,T9 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85 |
63 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
3 |
2 |
0 |
0 |
T13 |
3 |
2 |
0 |
0 |
T32 |
0 |
7 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T61 |
1 |
0 |
0 |
0 |
T62 |
1 |
0 |
0 |
0 |
T96 |
3 |
2 |
0 |
0 |
T187 |
0 |
7 |
0 |
0 |
T188 |
0 |
9 |
0 |
0 |
T195 |
3 |
2 |
0 |
0 |
T196 |
3 |
2 |
0 |
0 |
T197 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113 |
97 |
0 |
0 |
T31 |
22 |
21 |
0 |
0 |
T32 |
12 |
11 |
0 |
0 |
T33 |
6 |
5 |
0 |
0 |
T37 |
4 |
3 |
0 |
0 |
T187 |
10 |
9 |
0 |
0 |
T188 |
14 |
13 |
0 |
0 |
T189 |
17 |
16 |
0 |
0 |
T190 |
7 |
6 |
0 |
0 |
T191 |
10 |
9 |
0 |
0 |
T192 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T60,T44 |
0 | 1 | Covered | T9,T14,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T60,T44 |
1 | 1 | Covered | T9,T14,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2475 |
2451 |
0 |
0 |
selKnown1 |
5097 |
5067 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2475 |
2451 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T31 |
0 |
18 |
0 |
0 |
T32 |
0 |
23 |
0 |
0 |
T33 |
0 |
22 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
546 |
545 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T44 |
576 |
575 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T187 |
0 |
13 |
0 |
0 |
T188 |
0 |
21 |
0 |
0 |
T197 |
576 |
575 |
0 |
0 |
T199 |
0 |
575 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5097 |
5067 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
904 |
903 |
0 |
0 |
T13 |
500 |
499 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
18 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T96 |
156 |
155 |
0 |
0 |
T195 |
191 |
190 |
0 |
0 |
T196 |
0 |
117 |
0 |
0 |
T197 |
0 |
1024 |
0 |
0 |
T199 |
0 |
1024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T9,T60,T44 |
0 | 1 | Covered | T9,T14,T44 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T60,T44 |
1 | 1 | Covered | T9,T14,T44 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2468 |
2444 |
0 |
0 |
selKnown1 |
5090 |
5060 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2468 |
2444 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T31 |
0 |
16 |
0 |
0 |
T32 |
0 |
23 |
0 |
0 |
T33 |
0 |
21 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
546 |
545 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T44 |
576 |
575 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T187 |
0 |
13 |
0 |
0 |
T188 |
0 |
21 |
0 |
0 |
T197 |
576 |
575 |
0 |
0 |
T199 |
0 |
575 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5090 |
5060 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
904 |
903 |
0 |
0 |
T13 |
500 |
499 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T96 |
156 |
155 |
0 |
0 |
T195 |
191 |
190 |
0 |
0 |
T196 |
0 |
117 |
0 |
0 |
T197 |
0 |
1024 |
0 |
0 |
T199 |
0 |
1024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T60,T44,T10 |
0 | 1 | Covered | T12,T9,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T44,T10 |
1 | 1 | Covered | T12,T9,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
173 |
144 |
0 |
0 |
selKnown1 |
5042 |
5012 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173 |
144 |
0 |
0 |
T31 |
0 |
17 |
0 |
0 |
T32 |
0 |
25 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T187 |
0 |
8 |
0 |
0 |
T188 |
0 |
13 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
2 |
1 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5042 |
5012 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
885 |
884 |
0 |
0 |
T13 |
491 |
490 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T96 |
149 |
148 |
0 |
0 |
T195 |
184 |
183 |
0 |
0 |
T196 |
0 |
111 |
0 |
0 |
T197 |
0 |
1024 |
0 |
0 |
T199 |
0 |
1025 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T60,T44,T10 |
0 | 1 | Covered | T12,T9,T13 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T44,T10 |
1 | 1 | Covered | T12,T9,T13 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
173 |
144 |
0 |
0 |
selKnown1 |
5037 |
5007 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
173 |
144 |
0 |
0 |
T31 |
0 |
16 |
0 |
0 |
T32 |
0 |
27 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
2 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T96 |
1 |
0 |
0 |
0 |
T187 |
0 |
9 |
0 |
0 |
T188 |
0 |
11 |
0 |
0 |
T195 |
1 |
0 |
0 |
0 |
T196 |
1 |
0 |
0 |
0 |
T197 |
2 |
1 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5037 |
5007 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T12 |
885 |
884 |
0 |
0 |
T13 |
491 |
490 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
0 |
10 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T96 |
149 |
148 |
0 |
0 |
T195 |
184 |
183 |
0 |
0 |
T196 |
0 |
111 |
0 |
0 |
T197 |
0 |
1024 |
0 |
0 |
T199 |
0 |
1025 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T57,T9,T60 |
0 | 1 | Covered | T9,T44,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T57,T12,T9 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T57,T9,T60 |
1 | 1 | Covered | T9,T44,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
510 |
488 |
0 |
0 |
selKnown1 |
31748 |
31713 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510 |
488 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T31 |
0 |
19 |
0 |
0 |
T32 |
0 |
24 |
0 |
0 |
T33 |
0 |
19 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T44 |
117 |
116 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T187 |
0 |
13 |
0 |
0 |
T188 |
0 |
18 |
0 |
0 |
T189 |
0 |
25 |
0 |
0 |
T197 |
117 |
116 |
0 |
0 |
T199 |
117 |
116 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31748 |
31713 |
0 |
0 |
T7 |
2021 |
2020 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
921 |
920 |
0 |
0 |
T13 |
514 |
513 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T57 |
2 |
1 |
0 |
0 |
T89 |
4720 |
4719 |
0 |
0 |
T96 |
336 |
335 |
0 |
0 |
T157 |
1675 |
1674 |
0 |
0 |
T195 |
0 |
392 |
0 |
0 |
T202 |
4736 |
4735 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T57,T9,T60 |
0 | 1 | Covered | T9,T44,T10 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T57,T12,T9 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T57,T9,T60 |
1 | 1 | Covered | T9,T44,T10 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
515 |
493 |
0 |
0 |
selKnown1 |
31745 |
31710 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515 |
493 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T31 |
0 |
18 |
0 |
0 |
T32 |
0 |
25 |
0 |
0 |
T33 |
0 |
19 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T44 |
117 |
116 |
0 |
0 |
T53 |
1 |
0 |
0 |
0 |
T83 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T187 |
0 |
14 |
0 |
0 |
T188 |
0 |
20 |
0 |
0 |
T189 |
0 |
27 |
0 |
0 |
T197 |
117 |
116 |
0 |
0 |
T199 |
117 |
116 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31745 |
31710 |
0 |
0 |
T7 |
2021 |
2020 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
921 |
920 |
0 |
0 |
T13 |
514 |
513 |
0 |
0 |
T44 |
1025 |
1024 |
0 |
0 |
T57 |
2 |
1 |
0 |
0 |
T89 |
4720 |
4719 |
0 |
0 |
T96 |
336 |
335 |
0 |
0 |
T157 |
1675 |
1674 |
0 |
0 |
T195 |
0 |
392 |
0 |
0 |
T202 |
4736 |
4735 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T203,T9 |
0 | 1 | Covered | T22,T203,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T57,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T203,T9 |
1 | 1 | Covered | T22,T203,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
522 |
477 |
0 |
0 |
selKnown1 |
31711 |
31675 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522 |
477 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T22 |
8 |
7 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T36 |
0 |
167 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
2 |
1 |
0 |
0 |
T205 |
2 |
1 |
0 |
0 |
T206 |
0 |
7 |
0 |
0 |
T207 |
0 |
27 |
0 |
0 |
T208 |
0 |
29 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31711 |
31675 |
0 |
0 |
T7 |
2021 |
2020 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T12 |
900 |
899 |
0 |
0 |
T13 |
506 |
505 |
0 |
0 |
T44 |
1024 |
1023 |
0 |
0 |
T57 |
2 |
1 |
0 |
0 |
T89 |
4720 |
4719 |
0 |
0 |
T96 |
329 |
328 |
0 |
0 |
T157 |
1675 |
1674 |
0 |
0 |
T202 |
4736 |
4735 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T203,T9 |
0 | 1 | Covered | T22,T203,T12 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T57,T12,T13 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T203,T9 |
1 | 1 | Covered | T22,T203,T12 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
526 |
481 |
0 |
0 |
selKnown1 |
31706 |
31670 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
526 |
481 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T22 |
8 |
7 |
0 |
0 |
T23 |
2 |
1 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T36 |
0 |
167 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T203 |
2 |
1 |
0 |
0 |
T204 |
2 |
1 |
0 |
0 |
T205 |
2 |
1 |
0 |
0 |
T206 |
0 |
7 |
0 |
0 |
T207 |
0 |
27 |
0 |
0 |
T208 |
0 |
29 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31706 |
31670 |
0 |
0 |
T7 |
2021 |
2020 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T12 |
900 |
899 |
0 |
0 |
T13 |
506 |
505 |
0 |
0 |
T44 |
1024 |
1023 |
0 |
0 |
T57 |
2 |
1 |
0 |
0 |
T89 |
4720 |
4719 |
0 |
0 |
T96 |
329 |
328 |
0 |
0 |
T157 |
1675 |
1674 |
0 |
0 |
T202 |
4736 |
4735 |
0 |
0 |