Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.83 96.47 89.29 99.75 100.00 63.64 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1059335734 4420 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1059335734 4420 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1059335734 4420 0 0
T1 150373 1 0 0
T2 153581 102 0 0
T3 232542 1 0 0
T4 221207 4 0 0
T5 243698 1 0 0
T6 101231 0 0 0
T15 189872 1 0 0
T34 114872 2 0 0
T48 134641 15 0 0
T54 117291 1 0 0
T65 138767 0 0 0
T66 123707 0 0 0
T67 560614 0 0 0
T68 235639 0 0 0
T90 244531 1 0 0
T112 0 9 0 0
T136 60396 0 0 0
T178 60860 3 0 0
T179 0 8 0 0
T228 113306 0 0 0
T255 0 2 0 0
T256 0 8 0 0
T257 0 8 0 0
T258 116474 0 0 0
T259 744917 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1059335734 4420 0 0
T1 150373 1 0 0
T2 153581 102 0 0
T3 232542 1 0 0
T4 221207 4 0 0
T5 243698 1 0 0
T6 101231 0 0 0
T15 189872 1 0 0
T34 114872 2 0 0
T48 134641 15 0 0
T54 117291 1 0 0
T65 138767 0 0 0
T66 123707 0 0 0
T67 560614 0 0 0
T68 235639 0 0 0
T90 244531 1 0 0
T112 0 9 0 0
T136 60396 0 0 0
T178 60860 3 0 0
T179 0 8 0 0
T228 113306 0 0 0
T255 0 2 0 0
T256 0 8 0 0
T257 0 8 0 0
T258 116474 0 0 0
T259 744917 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 529667867 38 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 529667867 38 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 529667867 38 0 0
T6 101231 0 0 0
T65 138767 0 0 0
T66 123707 0 0 0
T67 560614 0 0 0
T68 235639 0 0 0
T112 0 9 0 0
T136 60396 0 0 0
T178 60860 3 0 0
T179 0 8 0 0
T228 113306 0 0 0
T255 0 2 0 0
T256 0 8 0 0
T257 0 8 0 0
T258 116474 0 0 0
T259 744917 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 529667867 38 0 0
T6 101231 0 0 0
T65 138767 0 0 0
T66 123707 0 0 0
T67 560614 0 0 0
T68 235639 0 0 0
T112 0 9 0 0
T136 60396 0 0 0
T178 60860 3 0 0
T179 0 8 0 0
T228 113306 0 0 0
T255 0 2 0 0
T256 0 8 0 0
T257 0 8 0 0
T258 116474 0 0 0
T259 744917 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 529667867 4382 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 529667867 4382 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 529667867 4382 0 0
T1 150373 1 0 0
T2 153581 102 0 0
T3 232542 1 0 0
T4 221207 4 0 0
T5 243698 1 0 0
T15 189872 1 0 0
T34 114872 2 0 0
T48 134641 15 0 0
T54 117291 1 0 0
T90 244531 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 529667867 4382 0 0
T1 150373 1 0 0
T2 153581 102 0 0
T3 232542 1 0 0
T4 221207 4 0 0
T5 243698 1 0 0
T15 189872 1 0 0
T34 114872 2 0 0
T48 134641 15 0 0
T54 117291 1 0 0
T90 244531 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%