Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.27 94.12 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1033553022 4438 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1033553022 4438 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1033553022 4438 0 0
T1 123408 14 0 0
T2 201244 2 0 0
T3 152621 2 0 0
T4 190686 1 0 0
T5 117968 2 0 0
T6 419700 5 0 0
T13 105331 0 0 0
T31 450550 3 0 0
T32 68584 1 0 0
T36 192070 2 0 0
T47 325436 1 0 0
T163 101029 8 0 0
T166 0 8 0 0
T167 0 9 0 0
T211 594289 0 0 0
T219 423938 0 0 0
T289 0 7 0 0
T290 0 8 0 0
T291 0 8 0 0
T292 231017 0 0 0
T293 82818 0 0 0
T294 216943 0 0 0
T295 163102 0 0 0
T296 368409 0 0 0
T297 160065 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1033553022 4438 0 0
T1 123408 14 0 0
T2 201244 2 0 0
T3 152621 2 0 0
T4 190686 1 0 0
T5 117968 2 0 0
T6 419700 5 0 0
T13 105331 0 0 0
T31 450550 3 0 0
T32 68584 1 0 0
T36 192070 2 0 0
T47 325436 1 0 0
T163 101029 8 0 0
T166 0 8 0 0
T167 0 9 0 0
T211 594289 0 0 0
T219 423938 0 0 0
T289 0 7 0 0
T290 0 8 0 0
T291 0 8 0 0
T292 231017 0 0 0
T293 82818 0 0 0
T294 216943 0 0 0
T295 163102 0 0 0
T296 368409 0 0 0
T297 160065 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 516776511 48 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 516776511 48 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 516776511 48 0 0
T13 105331 0 0 0
T163 101029 8 0 0
T166 0 8 0 0
T167 0 9 0 0
T211 594289 0 0 0
T219 423938 0 0 0
T289 0 7 0 0
T290 0 8 0 0
T291 0 8 0 0
T292 231017 0 0 0
T293 82818 0 0 0
T294 216943 0 0 0
T295 163102 0 0 0
T296 368409 0 0 0
T297 160065 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 516776511 48 0 0
T13 105331 0 0 0
T163 101029 8 0 0
T166 0 8 0 0
T167 0 9 0 0
T211 594289 0 0 0
T219 423938 0 0 0
T289 0 7 0 0
T290 0 8 0 0
T291 0 8 0 0
T292 231017 0 0 0
T293 82818 0 0 0
T294 216943 0 0 0
T295 163102 0 0 0
T296 368409 0 0 0
T297 160065 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 516776511 4390 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 516776511 4390 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 516776511 4390 0 0
T1 123408 14 0 0
T2 201244 2 0 0
T3 152621 2 0 0
T4 190686 1 0 0
T5 117968 2 0 0
T6 419700 5 0 0
T31 450550 3 0 0
T32 68584 1 0 0
T36 192070 2 0 0
T47 325436 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 516776511 4390 0 0
T1 123408 14 0 0
T2 201244 2 0 0
T3 152621 2 0 0
T4 190686 1 0 0
T5 117968 2 0 0
T6 419700 5 0 0
T31 450550 3 0 0
T32 68584 1 0 0
T36 192070 2 0 0
T47 325436 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%