Toggle Coverage for Module : 
spi_host
 | Total | Covered | Percent | 
| Totals | 
46 | 
43 | 
93.48  | 
| Total Bits | 
358 | 
348 | 
97.21  | 
| Total Bits 0->1 | 
179 | 
174 | 
97.21  | 
| Total Bits 1->0 | 
179 | 
174 | 
97.21  | 
 |  |  |  | 
| Ports | 
46 | 
43 | 
93.48  | 
| Port Bits | 
358 | 
348 | 
97.21  | 
| Port Bits 0->1 | 
179 | 
174 | 
97.21  | 
| Port Bits 1->0 | 
179 | 
174 | 
97.21  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| rst_ni | 
Yes | 
Yes | 
T1,T6,T35 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.d_ready | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
| tl_i.a_address[5:0] | 
Yes | 
Yes | 
*T79,*T80,*T81 | 
Yes | 
T79,T80,T81 | 
INPUT | 
| tl_i.a_address[15:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[16] | 
Yes | 
Yes | 
*T57,*T12,*T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_address[19:17] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[21:20] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
| tl_i.a_address[29:22] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T57,*T12,*T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T208,*T79,*T80 | 
Yes | 
T208,T79,T80 | 
INPUT | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
INPUT | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T100,T205,T206 | 
Yes | 
T100,T205,T206 | 
INPUT | 
| tl_i.a_valid | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
| tl_o.a_ready | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
OUTPUT | 
| tl_o.d_error | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
OUTPUT | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T57,T12,T13 | 
OUTPUT | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| tl_o.d_sink | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
OUTPUT | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T208,*T79,*T80 | 
Yes | 
T208,T79,T80 | 
OUTPUT | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
OUTPUT | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T12,*T13,*T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_valid | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
OUTPUT | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T57,T83,T58 | 
Yes | 
T57,T83,T58 | 
INPUT | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T83,T85,T220 | 
Yes | 
T83,T85,T220 | 
INPUT | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T83,T85,T220 | 
Yes | 
T83,T85,T220 | 
INPUT | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T57,T83,T58 | 
Yes | 
T57,T83,T58 | 
OUTPUT | 
| cio_sck_o | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| cio_sck_en_o | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| cio_csb_o | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| cio_csb_en_o | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| cio_sd_o[3:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| cio_sd_en_o[3:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| cio_sd_i[3:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
INPUT | 
| passthrough_i.s_en[0] | 
Yes | 
Yes | 
*T12,*T13,*T14 | 
Yes | 
T12,T13,T14 | 
INPUT | 
| passthrough_i.s_en[3:1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| passthrough_i.s[3:0] | 
Yes | 
Yes | 
T12,T86,T71 | 
Yes | 
T12,T86,T71 | 
INPUT | 
| passthrough_i.csb_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| passthrough_i.csb | 
Yes | 
Yes | 
T12,T86,T71 | 
Yes | 
T12,T86,T71 | 
INPUT | 
| passthrough_i.sck_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| passthrough_i.sck | 
Yes | 
Yes | 
T12,T86,T71 | 
Yes | 
T12,T86,T71 | 
INPUT | 
| passthrough_i.passthrough_en | 
Yes | 
Yes | 
T100,T205,T206 | 
Yes | 
T12,T13,T14 | 
INPUT | 
| passthrough_o.s[3:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
| intr_error_o | 
Yes | 
Yes | 
T167,T168,T169 | 
Yes | 
T167,T168,T169 | 
OUTPUT | 
| intr_spi_event_o | 
Yes | 
Yes | 
T167,T208,T168 | 
Yes | 
T167,T208,T168 | 
OUTPUT | 
*Tests covering at least one bit in the range
 
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_spi_host0
 | Total | Covered | Percent | 
| Totals | 
44 | 
42 | 
95.45  | 
| Total Bits | 
352 | 
340 | 
96.59  | 
| Total Bits 0->1 | 
176 | 
170 | 
96.59  | 
| Total Bits 1->0 | 
176 | 
170 | 
96.59  | 
 |  |  |  | 
| Ports | 
44 | 
42 | 
95.45  | 
| Port Bits | 
352 | 
340 | 
96.59  | 
| Port Bits 0->1 | 
176 | 
170 | 
96.59  | 
| Port Bits 1->0 | 
176 | 
170 | 
96.59  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_ni | 
Yes | 
Yes | 
T1,T6,T35 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.d_ready | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
 | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
 | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
 | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
 | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
 | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
 | 
| tl_i.a_address[5:0] | 
Yes | 
Yes | 
*T79,*T80,*T137 | 
Yes | 
T79,T80,T137 | 
INPUT | 
 | 
| tl_i.a_address[19:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[21:20] | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
 | 
| tl_i.a_address[29:22] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T57,*T12,*T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
 | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T208,*T79,*T80 | 
Yes | 
T208,T79,T80 | 
INPUT | 
 | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T79,T80,T137 | 
Yes | 
T79,T80,T137 | 
INPUT | 
 | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T100,T205,T206 | 
Yes | 
T100,T205,T206 | 
INPUT | 
 | 
| tl_i.a_valid | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
INPUT | 
 | 
| tl_o.a_ready | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
OUTPUT | 
 | 
| tl_o.d_error | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
OUTPUT | 
 | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T57,T12,T13 | 
OUTPUT | 
 | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| tl_o.d_sink | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
OUTPUT | 
 | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T208,*T79,*T80 | 
Yes | 
T208,T79,T80 | 
OUTPUT | 
 | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
OUTPUT | 
 | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T12,*T13,*T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_valid | 
Yes | 
Yes | 
T57,T12,T13 | 
Yes | 
T57,T12,T13 | 
OUTPUT | 
 | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T57,T83,T58 | 
Yes | 
T57,T83,T58 | 
INPUT | 
 | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T83,T85,T220 | 
Yes | 
T83,T85,T220 | 
INPUT | 
 | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T83,T85,T220 | 
Yes | 
T83,T85,T220 | 
INPUT | 
 | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T57,T83,T58 | 
Yes | 
T57,T83,T58 | 
OUTPUT | 
 | 
| cio_sck_o | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| cio_sck_en_o | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| cio_csb_o | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| cio_csb_en_o | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| cio_sd_o[3:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| cio_sd_en_o[0] | 
Yes | 
Yes | 
*T12,*T13,*T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| cio_sd_en_o[3:1] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| cio_sd_i[3:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
INPUT | 
 | 
| passthrough_i.s_en[0] | 
Yes | 
Yes | 
*T12,*T13,*T14 | 
Yes | 
T12,T13,T14 | 
INPUT | 
 | 
| passthrough_i.s_en[3:1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| passthrough_i.s[3:0] | 
Yes | 
Yes | 
T12,T86,T71 | 
Yes | 
T12,T86,T71 | 
INPUT | 
 | 
| passthrough_i.csb_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[UNR] Tied off. | 
| passthrough_i.csb | 
Yes | 
Yes | 
T12,T86,T71 | 
Yes | 
T12,T86,T71 | 
INPUT | 
 | 
| passthrough_i.sck_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[UNR] Tied off. | 
| passthrough_i.sck | 
Yes | 
Yes | 
T12,T86,T71 | 
Yes | 
T12,T86,T71 | 
INPUT | 
 | 
| passthrough_i.passthrough_en | 
Yes | 
Yes | 
T100,T205,T206 | 
Yes | 
T12,T13,T14 | 
INPUT | 
 | 
| passthrough_o.s[3:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| intr_error_o | 
Yes | 
Yes | 
T167,T168,T169 | 
Yes | 
T167,T168,T169 | 
OUTPUT | 
 | 
| intr_spi_event_o | 
Yes | 
Yes | 
T167,T208,T168 | 
Yes | 
T167,T208,T168 | 
OUTPUT | 
 | 
*Tests covering at least one bit in the range
 
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_spi_host1
 | Total | Covered | Percent | 
| Totals | 
38 | 
37 | 
97.37  | 
| Total Bits | 
324 | 
318 | 
98.15  | 
| Total Bits 0->1 | 
162 | 
160 | 
98.77  | 
| Total Bits 1->0 | 
162 | 
158 | 
97.53  | 
 |  |  |  | 
| Ports | 
38 | 
37 | 
97.37  | 
| Port Bits | 
324 | 
318 | 
98.15  | 
| Port Bits 0->1 | 
162 | 
160 | 
98.77  | 
| Port Bits 1->0 | 
162 | 
158 | 
97.53  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| rst_ni | 
Yes | 
Yes | 
T1,T6,T35 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.d_ready | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_address[5:0] | 
Yes | 
Yes | 
*T79,*T80,*T81 | 
Yes | 
T79,T80,T81 | 
INPUT | 
| tl_i.a_address[15:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[16] | 
Yes | 
Yes | 
*T57,*T12,*T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_address[19:17] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[21:20] | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_address[29:22] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T57,*T12,*T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T208,*T79,*T80 | 
Yes | 
T208,T79,T80 | 
INPUT | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
INPUT | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
INPUT | 
| tl_i.a_valid | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
INPUT | 
| tl_o.a_ready | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
OUTPUT | 
| tl_o.d_error | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
OUTPUT | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T12,T397,T415 | 
Yes | 
T12,T397,T415 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T12,T397,T415 | 
Yes | 
T57,T12,T58 | 
OUTPUT | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T12,T397,T415 | 
Yes | 
T12,T397,T415 | 
OUTPUT | 
| tl_o.d_sink | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T137 | 
OUTPUT | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T208,*T79,*T80 | 
Yes | 
T208,T79,T80 | 
OUTPUT | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T79,T80,T81 | 
Yes | 
T79,T80,T81 | 
OUTPUT | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T12,*T397,*T415 | 
Yes | 
T12,T397,T415 | 
OUTPUT | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_valid | 
Yes | 
Yes | 
T57,T12,T58 | 
Yes | 
T57,T12,T58 | 
OUTPUT | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T57,T83,T58 | 
Yes | 
T57,T83,T58 | 
INPUT | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T83,T85,T220 | 
Yes | 
T83,T85,T220 | 
INPUT | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T83,T85,T220 | 
Yes | 
T83,T85,T220 | 
INPUT | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T57,T83,T58 | 
Yes | 
T57,T83,T58 | 
OUTPUT | 
| cio_sck_o | 
Yes | 
Yes | 
T12,T47,T207 | 
Yes | 
T12,T47,T207 | 
OUTPUT | 
| cio_sck_en_o | 
Yes | 
Yes | 
T157,T396,T393 | 
Yes | 
T12,T47,T207 | 
OUTPUT | 
| cio_csb_o | 
Yes | 
Yes | 
T12,T47,T207 | 
Yes | 
T12,T47,T207 | 
OUTPUT | 
| cio_csb_en_o | 
Yes | 
Yes | 
T157,T396,T393 | 
Yes | 
T12,T47,T207 | 
OUTPUT | 
| cio_sd_o[0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| cio_sd_o[1] | 
No | 
No | 
 | 
Yes | 
T12,T47,T207 | 
OUTPUT | 
| cio_sd_o[2] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| cio_sd_o[3] | 
No | 
No | 
 | 
Yes | 
T12,T47,T207 | 
OUTPUT | 
| cio_sd_en_o[3:0] | 
Yes | 
Yes | 
T12,T47,T207 | 
Yes | 
T12,T47,T207 | 
OUTPUT | 
| cio_sd_i[3:0] | 
Yes | 
Yes | 
T12,T47,T207 | 
Yes | 
T12,T47,T36 | 
INPUT | 
| passthrough_i.s_en[3:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| passthrough_i.s[3:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| passthrough_i.csb_en | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| passthrough_i.csb | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| passthrough_i.sck_en | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| passthrough_i.sck | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| passthrough_i.passthrough_en | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| passthrough_o.s[3:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| intr_error_o | 
Yes | 
Yes | 
T167,T168,T169 | 
Yes | 
T167,T168,T169 | 
OUTPUT | 
| intr_spi_event_o | 
Yes | 
Yes | 
T167,T208,T168 | 
Yes | 
T167,T208,T168 | 
OUTPUT | 
*Tests covering at least one bit in the range