Line Coverage for Module : 
sensor_ctrl
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 111 | 104 | 93.69 | 
| ALWAYS | 186 | 0 | 0 |  | 
| ALWAYS | 186 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 211 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 217 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 222 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 225 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 225 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 225 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 225 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 225 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 225 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 225 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 225 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 225 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 225 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 225 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 234 | 1 | 1 | 100.00 | 
| ALWAYS | 244 | 0 | 0 |  | 
| ALWAYS | 244 | 3 | 3 | 100.00 | 
| ALWAYS | 252 | 0 | 0 |  | 
| ALWAYS | 252 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 261 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 263 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 314 | 1 | 1 | 100.00 | 
| ALWAYS | 330 | 3 | 3 | 100.00 | 
| ALWAYS | 341 | 3 | 3 | 100.00 | 
| ALWAYS | 356 | 11 | 11 | 100.00 | 
| CONT_ASSIGN | 376 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 376 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 376 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 376 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 377 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 377 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 377 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 377 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 378 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 378 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 378 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 378 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 379 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 379 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 379 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 379 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 391 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_sensor_ctrl_0.1/rtl/sensor_ctrl.sv' or '../src/lowrisc_systems_sensor_ctrl_0.1/rtl/sensor_ctrl.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 186 | 
1 | 
1 | 
| 187 | 
1 | 
1 | 
| 211 | 
11 | 
11 | 
| 214 | 
11 | 
11 | 
| 217 | 
11 | 
11 | 
| 222 | 
11 | 
11 | 
| 225 | 
4 | 
11 | 
| 228 | 
11 | 
11 | 
| 234 | 
1 | 
1 | 
| 244 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
| 252 | 
1 | 
1 | 
| 253 | 
1 | 
1 | 
| 254 | 
1 | 
1 | 
| 261 | 
1 | 
1 | 
| 263 | 
1 | 
1 | 
| 314 | 
1 | 
1 | 
| 330 | 
1 | 
1 | 
| 331 | 
1 | 
1 | 
| 333 | 
1 | 
1 | 
| 341 | 
1 | 
1 | 
| 342 | 
1 | 
1 | 
| 344 | 
1 | 
1 | 
| 356 | 
1 | 
1 | 
| 357 | 
1 | 
1 | 
| 358 | 
1 | 
1 | 
| 359 | 
1 | 
1 | 
| 361 | 
1 | 
1 | 
| 362 | 
1 | 
1 | 
| 363 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 365 | 
1 | 
1 | 
| 366 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 368 | 
1 | 
1 | 
| 369 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 376 | 
4 | 
4 | 
| 377 | 
4 | 
4 | 
| 378 | 
4 | 
4 | 
| 379 | 
4 | 
4 | 
| 391 | 
 | 
unreachable | 
Cond Coverage for Module : 
sensor_ctrl
 | Total | Covered | Percent | 
| Conditions | 100 | 89 | 89.00 | 
| Logical | 100 | 89 | 89.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       187
 EXPRESSION (alert_event_p[i] | ((~alert_event_n[i])))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T131,T138,T139 | 
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T383,T384,T385 | 
 LINE       214
 EXPRESSION (alert_en_buf[0] && event_vld[0] && ((!reg2hw.fatal_alert_en[0])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Covered | T146,T147,T148 | 
| 1 | 1 | 1 | Covered | T131,T138,T139 | 
 LINE       214
 EXPRESSION (alert_en_buf[1] && event_vld[1] && ((!reg2hw.fatal_alert_en[1])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Covered | T143,T144 | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       214
 EXPRESSION (alert_en_buf[2] && event_vld[2] && ((!reg2hw.fatal_alert_en[2])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Covered | T146,T147,T148 | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       214
 EXPRESSION (alert_en_buf[3] && event_vld[3] && ((!reg2hw.fatal_alert_en[3])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       214
 EXPRESSION (alert_en_buf[4] && event_vld[4] && ((!reg2hw.fatal_alert_en[4])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Covered | T146,T147,T148 | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       214
 EXPRESSION (alert_en_buf[5] && event_vld[5] && ((!reg2hw.fatal_alert_en[5])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       214
 EXPRESSION (alert_en_buf[6] && event_vld[6] && ((!reg2hw.fatal_alert_en[6])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       214
 EXPRESSION (alert_en_buf[7] && event_vld[7] && ((!reg2hw.fatal_alert_en[7])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       214
 EXPRESSION (alert_en_buf[8] && event_vld[8] && ((!reg2hw.fatal_alert_en[8])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       214
 EXPRESSION (alert_en_buf[9] && event_vld[9] && ((!reg2hw.fatal_alert_en[9])))
             -------1-------    ------2-----    --------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       214
 EXPRESSION (alert_en_buf[10] && event_vld[10] && ((!reg2hw.fatal_alert_en[10])))
             --------1-------    ------2------    ---------------3--------------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T140,T141,T142 | 
 LINE       217
 EXPRESSION (alert_en_buf[0] && event_vld[0] && reg2hw.fatal_alert_en[0])
             -------1-------    ------2-----    ------------3-----------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 1 | 1 | Covered | T146,T147,T148 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Covered | T131,T138,T139 | 
| 1 | 1 | 1 | Covered | T146,T147,T148 | 
 LINE       228
 EXPRESSION (recov_event[0] & reg2hw.recov_alert[0].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T131,T138,T139 | 
| 1 | 0 | Covered | T131,T138,T139 | 
| 1 | 1 | Covered | T131,T138,T139 | 
 LINE       228
 EXPRESSION (recov_event[1] & reg2hw.recov_alert[1].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       228
 EXPRESSION (recov_event[2] & reg2hw.recov_alert[2].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       228
 EXPRESSION (recov_event[3] & reg2hw.recov_alert[3].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       228
 EXPRESSION (recov_event[4] & reg2hw.recov_alert[4].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       228
 EXPRESSION (recov_event[5] & reg2hw.recov_alert[5].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       228
 EXPRESSION (recov_event[6] & reg2hw.recov_alert[6].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       228
 EXPRESSION (recov_event[7] & reg2hw.recov_alert[7].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       228
 EXPRESSION (recov_event[8] & reg2hw.recov_alert[8].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       228
 EXPRESSION (recov_event[9] & reg2hw.recov_alert[9].q)
             -------1------   -----------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       228
 EXPRESSION (recov_event[10] & reg2hw.recov_alert[10].q)
             -------1-------   ------------2-----------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T140,T141,T142 | 
| 1 | 0 | Covered | T140,T141,T142 | 
| 1 | 1 | Covered | T140,T141,T142 | 
 LINE       245
 EXPRESSION (alert_event_p[i] & event_clr[i])
             --------1-------   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T131,T138,T139 | 
| 1 | 1 | Covered | T131,T138,T139 | 
 LINE       246
 SUB-EXPRESSION (((~alert_event_n[i])) & event_clr[i])
                 ----------1----------   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T383,T384,T385 | 
| 1 | 0 | Covered | T131,T138,T139 | 
| 1 | 1 | Covered | T131,T138,T139 | 
 LINE       261
 EXPRESSION (reg2hw.alert_test.recov_alert.qe & reg2hw.alert_test.recov_alert.q)
             ----------------1---------------   ---------------2---------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T57,T58,T59 | 
| 1 | 1 | Covered | T57,T58,T59 | 
 LINE       263
 EXPRESSION (reg2hw.alert_test.fatal_alert.qe & reg2hw.alert_test.fatal_alert.q)
             ----------------1---------------   ---------------2---------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T57,T58,T59 | 
| 1 | 1 | Covered | T57,T58,T59 | 
 LINE       314
 EXPRESSION (((|(async_alert_event_p & alert_en_buf))) | ((~&(async_alert_event_n | (~alert_en_buf)))) | ((|reg2hw.recov_alert)))
             --------------------1--------------------   ----------------------2----------------------   -----------3-----------
| -1- | -2- | -3- | Status | Tests |                       
| 0 | 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 0 | 1 | Covered | T131,T138,T139 | 
| 0 | 1 | 0 | Not Covered |  | 
| 1 | 0 | 0 | Covered | T383,T384,T385 | 
Toggle Coverage for Module : 
sensor_ctrl
 | Total | Covered | Percent | 
| Totals | 
148 | 
104 | 
70.27  | 
| Total Bits | 
568 | 
452 | 
79.58  | 
| Total Bits 0->1 | 
284 | 
226 | 
79.58  | 
| Total Bits 1->0 | 
284 | 
226 | 
79.58  | 
 |  |  |  | 
| Ports | 
148 | 
104 | 
70.27  | 
| Port Bits | 
568 | 
452 | 
79.58  | 
| Port Bits 0->1 | 
284 | 
226 | 
79.58  | 
| Port Bits 1->0 | 
284 | 
226 | 
79.58  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| rst_ni | 
Yes | 
Yes | 
T1,T6,T35 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| clk_aon_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| rst_aon_ni | 
Yes | 
Yes | 
T1,T6,T35 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.d_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.instr_type[0] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.instr_type[2:1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| tl_i.a_user.instr_type[3] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[1:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| tl_i.a_address[6:2] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[15:7] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[16] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[18:17] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[19] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[21:20] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[22] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[29:23] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T55,*T70,*T71 | 
Yes | 
T55,T70,T71 | 
INPUT | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
INPUT | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_opcode[0] | 
Yes | 
Yes | 
*T73,*T82,*T56 | 
Yes | 
T73,T82,T56 | 
INPUT | 
| tl_i.a_opcode[1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| tl_i.a_opcode[2] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_valid | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_o.a_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| tl_o.d_error | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T7,T131,T386 | 
Yes | 
T7,T131,T386 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[1:0] | 
Yes | 
Yes | 
T7,T131,T386 | 
Yes | 
T7,T57,T131 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[2] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[5:3] | 
Yes | 
Yes | 
*T31,*T32,*T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[6] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T1,T6,T35 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| tl_o.d_sink | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T208,*T1,*T6 | 
Yes | 
T208,T1,T2 | 
OUTPUT | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T1,*T6,*T35 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_valid | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| ast_alert_i.alerts[0].n | 
Yes | 
Yes | 
T131,T138,T139 | 
Yes | 
T131,T138,T139 | 
INPUT | 
| ast_alert_i.alerts[0].p | 
Yes | 
Yes | 
T131,T138,T139 | 
Yes | 
T131,T138,T139 | 
INPUT | 
| ast_alert_i.alerts[1].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T143,T144 | 
INPUT | 
| ast_alert_i.alerts[1].p | 
Yes | 
Yes | 
T143,T144 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_i.alerts[2].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T146,T147,T148 | 
INPUT | 
| ast_alert_i.alerts[2].p | 
Yes | 
Yes | 
T146,T147,T148 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_i.alerts[3].n | 
No | 
Yes | 
T140,T141,T142 | 
No | 
 | 
INPUT | 
| ast_alert_i.alerts[3].p | 
No | 
No | 
 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_i.alerts[4].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T146,T147,T148 | 
INPUT | 
| ast_alert_i.alerts[4].p | 
Yes | 
Yes | 
T146,T147,T148 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_i.alerts[5].n | 
No | 
Yes | 
T140,T141,T142 | 
No | 
 | 
INPUT | 
| ast_alert_i.alerts[5].p | 
No | 
No | 
 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_i.alerts[6].n | 
No | 
Yes | 
T140,T141,T142 | 
No | 
 | 
INPUT | 
| ast_alert_i.alerts[6].p | 
No | 
No | 
 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_i.alerts[7].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T121,T153,T154 | 
INPUT | 
| ast_alert_i.alerts[7].p | 
Yes | 
Yes | 
T121,T153,T154 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_i.alerts[8].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T121,T153,T154 | 
INPUT | 
| ast_alert_i.alerts[8].p | 
Yes | 
Yes | 
T121,T153,T154 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_i.alerts[9].n | 
No | 
Yes | 
T140,T141,T142 | 
No | 
 | 
INPUT | 
| ast_alert_i.alerts[9].p | 
No | 
No | 
 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_i.alerts[10].n | 
No | 
Yes | 
T140,T141,T142 | 
No | 
 | 
INPUT | 
| ast_alert_i.alerts[10].p | 
No | 
No | 
 | 
Yes | 
T140,T141,T142 | 
INPUT | 
| ast_alert_o.alerts_trig[0].n | 
Yes | 
Yes | 
T131,T138,T139 | 
Yes | 
T131,T138,T139 | 
OUTPUT | 
| ast_alert_o.alerts_trig[0].p | 
Yes | 
Yes | 
T131,T138,T139 | 
Yes | 
T131,T138,T139 | 
OUTPUT | 
| ast_alert_o.alerts_trig[1].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[1].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[2].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[2].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[3].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[3].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[4].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[4].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[5].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[5].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[6].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[6].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[7].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[7].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[8].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[8].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[9].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[9].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[10].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_trig[10].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[0].n | 
Yes | 
Yes | 
T131,T138,T139 | 
Yes | 
T131,T138,T139 | 
OUTPUT | 
| ast_alert_o.alerts_ack[0].p | 
Yes | 
Yes | 
T131,T138,T139 | 
Yes | 
T131,T138,T139 | 
OUTPUT | 
| ast_alert_o.alerts_ack[1].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[1].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[2].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[2].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[3].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[3].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[4].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[4].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[5].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[5].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[6].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[6].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[7].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[7].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[8].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[8].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[9].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[9].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[10].n | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_alert_o.alerts_ack[10].p | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T140,T141,T142 | 
OUTPUT | 
| ast_status_i.io_pok[1:0] | 
Yes | 
Yes | 
T1,T155,T98 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| ast2pinmux_i[8:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| ast_init_done_i[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T6,T35 | 
INPUT | 
| cio_ast_debug_out_o[8:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| cio_ast_debug_out_en_o[8:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| intr_io_status_change_o | 
Yes | 
Yes | 
T155,T365,T167 | 
Yes | 
T155,T365,T167 | 
OUTPUT | 
| intr_init_status_change_o | 
Yes | 
Yes | 
T167,T208,T168 | 
Yes | 
T167,T208,T168 | 
OUTPUT | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T57,T131,T138 | 
Yes | 
T57,T131,T138 | 
INPUT | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T83,T84,T85 | 
Yes | 
T83,T84,T85 | 
INPUT | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T83,T84,T85 | 
Yes | 
T83,T84,T85 | 
INPUT | 
| alert_rx_i[1].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| alert_rx_i[1].ack_p | 
Yes | 
Yes | 
T57,T302,T83 | 
Yes | 
T57,T302,T83 | 
INPUT | 
| alert_rx_i[1].ping_n | 
Yes | 
Yes | 
T83,T85,T170 | 
Yes | 
T83,T85,T170 | 
INPUT | 
| alert_rx_i[1].ping_p | 
Yes | 
Yes | 
T83,T85,T170 | 
Yes | 
T83,T85,T170 | 
INPUT | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T57,T131,T138 | 
Yes | 
T57,T131,T138 | 
OUTPUT | 
| alert_tx_o[1].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| alert_tx_o[1].alert_p | 
Yes | 
Yes | 
T57,T302,T83 | 
Yes | 
T57,T302,T83 | 
OUTPUT | 
| wkup_req_o | 
Yes | 
Yes | 
T131,T138,T139 | 
Yes | 
T131,T138,T139 | 
OUTPUT | 
| manual_pad_attr_o[0].invert | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[0].virt_od_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[0].pull_en | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[0].pull_select | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[0].keep_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[0].schmitt_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[0].od_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[0].input_disable | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[0].slew_rate[1:0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[0].drive_strength[3:0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[1].invert | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[1].virt_od_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[1].pull_en | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[1].pull_select | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[1].keep_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[1].schmitt_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[1].od_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[1].input_disable | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[1].slew_rate[1:0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[1].drive_strength[3:0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[2].invert | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[2].virt_od_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[2].pull_en | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[2].pull_select | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[2].keep_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[2].schmitt_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[2].od_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[2].input_disable | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[2].slew_rate[1:0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[2].drive_strength[3:0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[3].invert | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[3].virt_od_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[3].pull_en | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[3].pull_select | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[3].keep_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[3].schmitt_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[3].od_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[3].input_disable | 
Yes | 
Yes | 
T31,T32,T33 | 
Yes | 
T31,T32,T33 | 
OUTPUT | 
| manual_pad_attr_o[3].slew_rate[1:0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
| manual_pad_attr_o[3].drive_strength[3:0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
*Tests covering at least one bit in the range
Branch Coverage for Module : 
sensor_ctrl
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
330 | 
2 | 
2 | 
100.00 | 
| IF | 
341 | 
2 | 
2 | 
100.00 | 
| IF | 
356 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_systems_sensor_ctrl_0.1/rtl/sensor_ctrl.sv' or '../src/lowrisc_systems_sensor_ctrl_0.1/rtl/sensor_ctrl.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	330	if ((!rst_aon_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	341	if ((!rst_aon_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	356	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
sensor_ctrl
Assertion Details
FpvSecCmRegWeOnehotCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
135719711 | 
3 | 
0 | 
0 | 
| T17 | 
32281 | 
0 | 
0 | 
0 | 
| T70 | 
46773 | 
0 | 
0 | 
0 | 
| T107 | 
65170 | 
0 | 
0 | 
0 | 
| T108 | 
43914 | 
0 | 
0 | 
0 | 
| T109 | 
44144 | 
0 | 
0 | 
0 | 
| T125 | 
55724 | 
0 | 
0 | 
0 | 
| T277 | 
0 | 
1 | 
0 | 
0 | 
| T302 | 
36053 | 
1 | 
0 | 
0 | 
| T303 | 
68468 | 
0 | 
0 | 
0 | 
| T387 | 
0 | 
1 | 
0 | 
0 | 
| T388 | 
28385 | 
0 | 
0 | 
0 | 
| T389 | 
34545 | 
0 | 
0 | 
0 | 
NumAlertsMatch_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1034 | 
1034 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T35 | 
1 | 
1 | 
0 | 
0 | 
| T87 | 
1 | 
1 | 
0 | 
0 |