Line Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| ALWAYS | 71 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 | 
| ALWAYS | 115 | 9 | 9 | 100.00 | 
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 65 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
| 74 | 
1 | 
1 | 
| 75 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 85 | 
1 | 
1 | 
| 109 | 
1 | 
1 | 
| 115 | 
1 | 
1 | 
| 116 | 
1 | 
1 | 
| 117 | 
1 | 
1 | 
| 118 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
| 125 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 135 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 150 | 
1 | 
1 | 
| 155 | 
1 | 
1 | 
| 156 | 
1 | 
1 | 
| 200 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 14 | 12 | 85.71 | 
| Logical | 14 | 12 | 85.71 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T114,T416,T115 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T17,T18,T19 | 
| 1 | 1 | Covered | T17,T18,T62 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T17,T18,T19 | 
| 1 | 0 | Covered | T17,T18,T19 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T17,T18,T62 | 
| 1 | 1 | Covered | T17,T18,T19 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T17,T18,T19 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 13 | 12 | 92.31 | 
| Logical | 13 | 12 | 92.31 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T17,T62,T104 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T17,T18,T19 | 
| 1 | 1 | Covered | T17,T18,T19 | 
 LINE       123
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
| -1- | -2- | Status | Tests |                       
| 0 | - | Covered | T17,T18,T19 | 
| 1 | - | Covered | T17,T18,T19 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T17,T18,T19 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T17,T18,T19 | 
| 1 | 1 | Covered | T17,T18,T19 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| IF | 
71 | 
4 | 
4 | 
100.00 | 
| IF | 
115 | 
4 | 
4 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	if ((!rst_src_ni))
-2-:	73	if (src_req)
-3-:	75	if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T18,T19 | 
| 0 | 
0 | 
1 | 
Covered | 
T17,T18,T19 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	115	if ((!rst_src_ni))
-2-:	118	if (src_req)
-3-:	125	if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T18,T19 | 
| 0 | 
0 | 
1 | 
Covered | 
T17,T18,T19 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
3034175 | 
0 | 
0 | 
| T17 | 
88696 | 
2160 | 
0 | 
0 | 
| T18 | 
44582 | 
669 | 
0 | 
0 | 
| T19 | 
0 | 
912 | 
0 | 
0 | 
| T60 | 
0 | 
2759 | 
0 | 
0 | 
| T61 | 
0 | 
286 | 
0 | 
0 | 
| T62 | 
0 | 
1847 | 
0 | 
0 | 
| T63 | 
0 | 
1768 | 
0 | 
0 | 
| T64 | 
0 | 
851 | 
0 | 
0 | 
| T65 | 
0 | 
1527 | 
0 | 
0 | 
| T70 | 
95224 | 
0 | 
0 | 
0 | 
| T76 | 
245840 | 
0 | 
0 | 
0 | 
| T104 | 
0 | 
390 | 
0 | 
0 | 
| T105 | 
0 | 
1354 | 
0 | 
0 | 
| T106 | 
0 | 
1623 | 
0 | 
0 | 
| T107 | 
134236 | 
0 | 
0 | 
0 | 
| T108 | 
89952 | 
0 | 
0 | 
0 | 
| T109 | 
89216 | 
0 | 
0 | 
0 | 
| T110 | 
77244 | 
0 | 
0 | 
0 | 
| T111 | 
457342 | 
0 | 
0 | 
0 | 
| T112 | 
76936 | 
0 | 
0 | 
0 | 
| T113 | 
37854 | 
0 | 
0 | 
0 | 
| T156 | 
448344 | 
1247 | 
0 | 
0 | 
| T157 | 
322220 | 
1391 | 
0 | 
0 | 
| T158 | 
240216 | 
284 | 
0 | 
0 | 
| T393 | 
2656764 | 
5399 | 
0 | 
0 | 
| T394 | 
2573660 | 
0 | 
0 | 
0 | 
| T396 | 
212292 | 
777 | 
0 | 
0 | 
| T407 | 
300088 | 
375 | 
0 | 
0 | 
| T417 | 
0 | 
663 | 
0 | 
0 | 
| T418 | 
228644 | 
323 | 
0 | 
0 | 
| T419 | 
3016868 | 
382 | 
0 | 
0 | 
| T420 | 
348276 | 
0 | 
0 | 
0 | 
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
47919625 | 
42235675 | 
0 | 
0 | 
| T1 | 
26600 | 
14375 | 
0 | 
0 | 
| T2 | 
11625 | 
7300 | 
0 | 
0 | 
| T3 | 
11400 | 
7100 | 
0 | 
0 | 
| T4 | 
17725 | 
13425 | 
0 | 
0 | 
| T5 | 
10675 | 
6375 | 
0 | 
0 | 
| T6 | 
22700 | 
18375 | 
0 | 
0 | 
| T7 | 
68750 | 
62900 | 
0 | 
0 | 
| T8 | 
42000 | 
36200 | 
0 | 
0 | 
| T35 | 
21450 | 
17125 | 
0 | 
0 | 
| T87 | 
11050 | 
6775 | 
0 | 
0 | 
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
7470 | 
0 | 
0 | 
| T17 | 
88696 | 
6 | 
0 | 
0 | 
| T18 | 
44582 | 
2 | 
0 | 
0 | 
| T19 | 
0 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
8 | 
0 | 
0 | 
| T61 | 
0 | 
1 | 
0 | 
0 | 
| T62 | 
0 | 
5 | 
0 | 
0 | 
| T63 | 
0 | 
5 | 
0 | 
0 | 
| T64 | 
0 | 
2 | 
0 | 
0 | 
| T65 | 
0 | 
4 | 
0 | 
0 | 
| T70 | 
95224 | 
0 | 
0 | 
0 | 
| T76 | 
245840 | 
0 | 
0 | 
0 | 
| T104 | 
0 | 
1 | 
0 | 
0 | 
| T105 | 
0 | 
4 | 
0 | 
0 | 
| T106 | 
0 | 
4 | 
0 | 
0 | 
| T107 | 
134236 | 
0 | 
0 | 
0 | 
| T108 | 
89952 | 
0 | 
0 | 
0 | 
| T109 | 
89216 | 
0 | 
0 | 
0 | 
| T110 | 
77244 | 
0 | 
0 | 
0 | 
| T111 | 
457342 | 
0 | 
0 | 
0 | 
| T112 | 
76936 | 
0 | 
0 | 
0 | 
| T113 | 
37854 | 
0 | 
0 | 
0 | 
| T156 | 
448344 | 
4 | 
0 | 
0 | 
| T157 | 
322220 | 
4 | 
0 | 
0 | 
| T158 | 
240216 | 
1 | 
0 | 
0 | 
| T393 | 
2656764 | 
13 | 
0 | 
0 | 
| T394 | 
2573660 | 
0 | 
0 | 
0 | 
| T396 | 
212292 | 
2 | 
0 | 
0 | 
| T407 | 
300088 | 
1 | 
0 | 
0 | 
| T417 | 
0 | 
2 | 
0 | 
0 | 
| T418 | 
228644 | 
1 | 
0 | 
0 | 
| T419 | 
3016868 | 
1 | 
0 | 
0 | 
| T420 | 
348276 | 
0 | 
0 | 
0 | 
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
997950 | 
966525 | 
0 | 
0 | 
| T2 | 
536050 | 
528150 | 
0 | 
0 | 
| T3 | 
640800 | 
629375 | 
0 | 
0 | 
| T4 | 
1384025 | 
1373025 | 
0 | 
0 | 
| T5 | 
566825 | 
554825 | 
0 | 
0 | 
| T6 | 
1606250 | 
1592375 | 
0 | 
0 | 
| T7 | 
7367900 | 
7344625 | 
0 | 
0 | 
| T8 | 
1649825 | 
1630075 | 
0 | 
0 | 
| T35 | 
1282650 | 
1269350 | 
0 | 
0 | 
| T87 | 
622225 | 
611425 | 
0 | 
0 |