| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 75.00 | 75.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 75.00 | 75.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 75.00 | 75.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 75.00 | 75.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 91.67 | 91.67 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 91.67 | 91.67 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 97.97 | 99.83 | 100.00 | 100.00 | 100.00 | 90.00 | u_rv_plic | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 91.14 | 98.93 | 85.06 | 98.84 | 80.85 | 92.00 | u_pinmux_aon![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 90.27 | 94.12 | 89.29 | 99.75 | 100.00 | 68.18 | u_rv_core_ibex![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 | 
| Total Bits | 24 | 24 | 100.00 | 
| Total Bits 0->1 | 12 | 12 | 100.00 | 
| Total Bits 1->0 | 12 | 12 | 100.00 | 
| Ports | 12 | 12 | 100.00 | 
| Port Bits | 24 | 24 | 100.00 | 
| Port Bits 0->1 | 12 | 12 | 100.00 | 
| Port Bits 1->0 | 12 | 12 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| alert_test_i | Yes | Yes | T1,T46,T251 | Yes | T1,T46,T251 | INPUT | 
| alert_req_i | Yes | Yes | T3,T233,T247 | Yes | T3,T233,T247 | INPUT | 
| alert_ack_o | Yes | Yes | T3,T233,T247 | Yes | T3,T233,T247 | OUTPUT | 
| alert_state_o | Yes | Yes | T3,T233,T282 | Yes | T3,T233,T247 | OUTPUT | 
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| alert_rx_i.ack_p | Yes | Yes | T1,T78,T46 | Yes | T1,T78,T46 | INPUT | 
| alert_rx_i.ping_n | Yes | Yes | T78,T251,T162 | Yes | T78,T251,T162 | INPUT | 
| alert_rx_i.ping_p | Yes | Yes | T78,T251,T162 | Yes | T78,T251,T162 | INPUT | 
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| alert_tx_o.alert_p | Yes | Yes | T1,T78,T46 | Yes | T1,T78,T46 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 9 | 75.00 | 
| Total Bits | 24 | 18 | 75.00 | 
| Total Bits 0->1 | 12 | 9 | 75.00 | 
| Total Bits 1->0 | 12 | 9 | 75.00 | 
| Ports | 12 | 9 | 75.00 | 
| Port Bits | 24 | 18 | 75.00 | 
| Port Bits 0->1 | 12 | 9 | 75.00 | 
| Port Bits 1->0 | 12 | 9 | 75.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| alert_test_i | Yes | Yes | T1,T46,T251 | Yes | T1,T46,T251 | INPUT | 
| alert_req_i | No | No | No | INPUT | ||
| alert_ack_o | No | No | No | OUTPUT | ||
| alert_state_o | No | No | No | OUTPUT | ||
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| alert_rx_i.ack_p | Yes | Yes | T1,T46,T251 | Yes | T1,T46,T251 | INPUT | 
| alert_rx_i.ping_n | Yes | Yes | T80,T81,T166 | Yes | T80,T81,T166 | INPUT | 
| alert_rx_i.ping_p | Yes | Yes | T80,T81,T166 | Yes | T80,T81,T166 | INPUT | 
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| alert_tx_o.alert_p | Yes | Yes | T1,T46,T251 | Yes | T1,T46,T251 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 9 | 75.00 | 
| Total Bits | 24 | 18 | 75.00 | 
| Total Bits 0->1 | 12 | 9 | 75.00 | 
| Total Bits 1->0 | 12 | 9 | 75.00 | 
| Ports | 12 | 9 | 75.00 | 
| Port Bits | 24 | 18 | 75.00 | 
| Port Bits 0->1 | 12 | 9 | 75.00 | 
| Port Bits 1->0 | 12 | 9 | 75.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| alert_test_i | Yes | Yes | T46,T47,T48 | Yes | T46,T47,T48 | INPUT | 
| alert_req_i | No | No | No | INPUT | ||
| alert_ack_o | No | No | No | OUTPUT | ||
| alert_state_o | No | No | No | OUTPUT | ||
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| alert_rx_i.ack_p | Yes | Yes | T46,T47,T80 | Yes | T46,T47,T80 | INPUT | 
| alert_rx_i.ping_n | Yes | Yes | T80,T81,T166 | Yes | T80,T81,T166 | INPUT | 
| alert_rx_i.ping_p | Yes | Yes | T80,T81,T166 | Yes | T80,T81,T166 | INPUT | 
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| alert_tx_o.alert_p | Yes | Yes | T46,T47,T80 | Yes | T46,T47,T80 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 10 | 83.33 | 
| Total Bits | 24 | 22 | 91.67 | 
| Total Bits 0->1 | 12 | 12 | 100.00 | 
| Total Bits 1->0 | 12 | 10 | 83.33 | 
| Ports | 12 | 10 | 83.33 | 
| Port Bits | 24 | 22 | 91.67 | 
| Port Bits 0->1 | 12 | 12 | 100.00 | 
| Port Bits 1->0 | 12 | 10 | 83.33 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| alert_test_i | Yes | Yes | T46,T47,T48 | Yes | T46,T47,T48 | INPUT | 
| alert_req_i | No | No | Yes | T446,T447 | INPUT | |
| alert_ack_o | Yes | Yes | T446,T447 | Yes | T446,T447 | OUTPUT | 
| alert_state_o | No | No | Yes | T446,T447 | OUTPUT | |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| alert_rx_i.ack_p | Yes | Yes | T78,T46,T251 | Yes | T78,T46,T251 | INPUT | 
| alert_rx_i.ping_n | Yes | Yes | T78,T251,T162 | Yes | T78,T251,T162 | INPUT | 
| alert_rx_i.ping_p | Yes | Yes | T78,T251,T162 | Yes | T78,T251,T162 | INPUT | 
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| alert_tx_o.alert_p | Yes | Yes | T78,T46,T251 | Yes | T78,T46,T251 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 | 
| Total Bits | 24 | 24 | 100.00 | 
| Total Bits 0->1 | 12 | 12 | 100.00 | 
| Total Bits 1->0 | 12 | 12 | 100.00 | 
| Ports | 12 | 12 | 100.00 | 
| Port Bits | 24 | 24 | 100.00 | 
| Port Bits 0->1 | 12 | 12 | 100.00 | 
| Port Bits 1->0 | 12 | 12 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| alert_test_i | Yes | Yes | T46,T47,T48 | Yes | T46,T47,T48 | INPUT | 
| alert_req_i | Yes | Yes | T84,T85,T86 | Yes | T79,T84,T85 | INPUT | 
| alert_ack_o | Yes | Yes | T79,T84,T85 | Yes | T79,T84,T85 | OUTPUT | 
| alert_state_o | Yes | Yes | T84,T85,T86 | Yes | T79,T84,T85 | OUTPUT | 
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| alert_rx_i.ack_p | Yes | Yes | T78,T46,T79 | Yes | T78,T46,T79 | INPUT | 
| alert_rx_i.ping_n | Yes | Yes | T78,T80,T81 | Yes | T78,T80,T81 | INPUT | 
| alert_rx_i.ping_p | Yes | Yes | T78,T80,T81 | Yes | T78,T80,T81 | INPUT | 
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| alert_tx_o.alert_p | Yes | Yes | T78,T46,T79 | Yes | T78,T46,T79 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 | 
| Total Bits | 24 | 24 | 100.00 | 
| Total Bits 0->1 | 12 | 12 | 100.00 | 
| Total Bits 1->0 | 12 | 12 | 100.00 | 
| Ports | 12 | 12 | 100.00 | 
| Port Bits | 24 | 24 | 100.00 | 
| Port Bits 0->1 | 12 | 12 | 100.00 | 
| Port Bits 1->0 | 12 | 12 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| alert_test_i | Yes | Yes | T46,T47,T52 | Yes | T46,T47,T52 | INPUT | 
| alert_req_i | Yes | Yes | T739 | Yes | T739 | INPUT | 
| alert_ack_o | Yes | Yes | T739 | Yes | T739 | OUTPUT | 
| alert_state_o | Yes | Yes | T739 | Yes | T739 | OUTPUT | 
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| alert_rx_i.ack_p | Yes | Yes | T78,T46,T162 | Yes | T78,T46,T162 | INPUT | 
| alert_rx_i.ping_n | Yes | Yes | T78,T162,T80 | Yes | T78,T162,T80 | INPUT | 
| alert_rx_i.ping_p | Yes | Yes | T78,T162,T80 | Yes | T78,T162,T80 | INPUT | 
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| alert_tx_o.alert_p | Yes | Yes | T78,T46,T162 | Yes | T78,T46,T162 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 | 
| Total Bits | 24 | 24 | 100.00 | 
| Total Bits 0->1 | 12 | 12 | 100.00 | 
| Total Bits 1->0 | 12 | 12 | 100.00 | 
| Ports | 12 | 12 | 100.00 | 
| Port Bits | 24 | 24 | 100.00 | 
| Port Bits 0->1 | 12 | 12 | 100.00 | 
| Port Bits 1->0 | 12 | 12 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| alert_test_i | Yes | Yes | T46,T47,T52 | Yes | T46,T47,T52 | INPUT | 
| alert_req_i | Yes | Yes | T3,T233,T247 | Yes | T3,T233,T247 | INPUT | 
| alert_ack_o | Yes | Yes | T3,T233,T247 | Yes | T3,T233,T247 | OUTPUT | 
| alert_state_o | Yes | Yes | T3,T233,T282 | Yes | T3,T233,T247 | OUTPUT | 
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| alert_rx_i.ack_p | Yes | Yes | T3,T233,T247 | Yes | T3,T233,T247 | INPUT | 
| alert_rx_i.ping_n | Yes | Yes | T80,T81,T166 | Yes | T80,T81,T166 | INPUT | 
| alert_rx_i.ping_p | Yes | Yes | T80,T81,T166 | Yes | T80,T81,T166 | INPUT | 
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| alert_tx_o.alert_p | Yes | Yes | T3,T233,T247 | Yes | T3,T233,T247 | OUTPUT | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |