Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Total | Covered | Percent | 
| Conditions | 6 | 3 | 50.00 | 
| Logical | 6 | 3 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T18,T15,T57 | 
| 1 | 1 | Covered | T18,T15,T57 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T18,T15,T57 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T18,T15,T57 | 
| EVEN  | 
0 | 
- | 
Covered | 
T18,T15,T57 | 
| ODD  | 
- | 
1 | 
Covered | 
T18,T15,T57 | 
| ODD  | 
- | 
0 | 
Covered | 
T18,T15,T57 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T18,T15,T57 | 
| EVEN  | 
0 | 
- | 
Covered | 
T18,T15,T57 | 
| ODD  | 
- | 
1 | 
Covered | 
T18,T15,T57 | 
| ODD  | 
- | 
0 | 
Covered | 
T18,T15,T57 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_arb.gen_wr_req.u_dst_update_sync
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
156628801 | 
337 | 
0 | 
0 | 
| T15 | 
0 | 
13 | 
0 | 
0 | 
| T18 | 
174119 | 
3 | 
0 | 
0 | 
| T40 | 
288773 | 
0 | 
0 | 
0 | 
| T49 | 
0 | 
6 | 
0 | 
0 | 
| T57 | 
0 | 
3 | 
0 | 
0 | 
| T58 | 
0 | 
3 | 
0 | 
0 | 
| T60 | 
10844 | 
0 | 
0 | 
0 | 
| T78 | 
124791 | 
0 | 
0 | 
0 | 
| T97 | 
0 | 
3 | 
0 | 
0 | 
| T98 | 
0 | 
6 | 
0 | 
0 | 
| T99 | 
0 | 
1 | 
0 | 
0 | 
| T100 | 
0 | 
3 | 
0 | 
0 | 
| T101 | 
0 | 
3 | 
0 | 
0 | 
| T102 | 
67801 | 
0 | 
0 | 
0 | 
| T103 | 
100139 | 
0 | 
0 | 
0 | 
| T104 | 
80780 | 
0 | 
0 | 
0 | 
| T105 | 
55716 | 
0 | 
0 | 
0 | 
| T106 | 
16047 | 
0 | 
0 | 
0 | 
| T107 | 
96981 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1898302 | 
182 | 
0 | 
0 | 
| T15 | 
0 | 
13 | 
0 | 
0 | 
| T18 | 
4338 | 
3 | 
0 | 
0 | 
| T40 | 
2660 | 
0 | 
0 | 
0 | 
| T49 | 
0 | 
5 | 
0 | 
0 | 
| T57 | 
0 | 
3 | 
0 | 
0 | 
| T58 | 
0 | 
3 | 
0 | 
0 | 
| T60 | 
397 | 
0 | 
0 | 
0 | 
| T78 | 
50815 | 
0 | 
0 | 
0 | 
| T97 | 
0 | 
3 | 
0 | 
0 | 
| T98 | 
0 | 
6 | 
0 | 
0 | 
| T99 | 
0 | 
1 | 
0 | 
0 | 
| T100 | 
0 | 
3 | 
0 | 
0 | 
| T101 | 
0 | 
3 | 
0 | 
0 | 
| T102 | 
974 | 
0 | 
0 | 
0 | 
| T103 | 
1025 | 
0 | 
0 | 
0 | 
| T104 | 
945 | 
0 | 
0 | 
0 | 
| T105 | 
1381 | 
0 | 
0 | 
0 | 
| T106 | 
353 | 
0 | 
0 | 
0 | 
| T107 | 
1035 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack
 | Total | Covered | Percent | 
| Conditions | 6 | 4 | 66.67 | 
| Logical | 6 | 4 | 66.67 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T96,T186,T187 | 
| 1 | 1 | Covered | T186,T188,T189 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T96,T186,T187 | 
| 1 | 1 | Covered | T186,T188,T189 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T186,T188,T189 | 
| EVEN  | 
0 | 
- | 
Covered | 
T96,T186,T187 | 
| ODD  | 
- | 
1 | 
Covered | 
T186,T188,T189 | 
| ODD  | 
- | 
0 | 
Covered | 
T186,T188,T189 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T186,T188,T189 | 
| EVEN  | 
0 | 
- | 
Covered | 
T96,T186,T187 | 
| ODD  | 
- | 
1 | 
Covered | 
T186,T188,T189 | 
| ODD  | 
- | 
0 | 
Covered | 
T186,T188,T189 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
132769768 | 
43 | 
0 | 
0 | 
| T186 | 
16884 | 
8 | 
0 | 
0 | 
| T188 | 
0 | 
7 | 
0 | 
0 | 
| T189 | 
0 | 
8 | 
0 | 
0 | 
| T241 | 
239611 | 
0 | 
0 | 
0 | 
| T301 | 
0 | 
8 | 
0 | 
0 | 
| T302 | 
0 | 
8 | 
0 | 
0 | 
| T303 | 
0 | 
4 | 
0 | 
0 | 
| T304 | 
9663 | 
0 | 
0 | 
0 | 
| T305 | 
89133 | 
0 | 
0 | 
0 | 
| T306 | 
25095 | 
0 | 
0 | 
0 | 
| T307 | 
67136 | 
0 | 
0 | 
0 | 
| T308 | 
84548 | 
0 | 
0 | 
0 | 
| T309 | 
89179 | 
0 | 
0 | 
0 | 
| T310 | 
488170 | 
0 | 
0 | 
0 | 
| T311 | 
37834 | 
0 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
533448982 | 
43 | 
0 | 
0 | 
| T186 | 
68772 | 
8 | 
0 | 
0 | 
| T188 | 
0 | 
7 | 
0 | 
0 | 
| T189 | 
0 | 
8 | 
0 | 
0 | 
| T241 | 
812151 | 
0 | 
0 | 
0 | 
| T301 | 
0 | 
8 | 
0 | 
0 | 
| T302 | 
0 | 
8 | 
0 | 
0 | 
| T303 | 
0 | 
4 | 
0 | 
0 | 
| T304 | 
38663 | 
0 | 
0 | 
0 | 
| T305 | 
358259 | 
0 | 
0 | 
0 | 
| T306 | 
102981 | 
0 | 
0 | 
0 | 
| T307 | 
276557 | 
0 | 
0 | 
0 | 
| T308 | 
318105 | 
0 | 
0 | 
0 | 
| T309 | 
359391 | 
0 | 
0 | 
0 | 
| T310 | 
203232 | 
0 | 
0 | 
0 | 
| T311 | 
154424 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 36 | 36 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 | 
| ALWAYS | 219 | 12 | 12 | 100.00 | 
| ALWAYS | 263 | 12 | 12 | 100.00 | 
| ALWAYS | 307 | 5 | 5 | 100.00 | 
| ALWAYS | 316 | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 335 | 0 | 0 |  | 
| ALWAYS | 339 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 55 | 
 | 
unreachable | 
| 194 | 
1 | 
1 | 
| 195 | 
1 | 
1 | 
| 219 | 
1 | 
1 | 
| 222 | 
1 | 
1 | 
| 223 | 
1 | 
1 | 
| 225 | 
1 | 
1 | 
| 229 | 
1 | 
1 | 
| 230 | 
1 | 
1 | 
| 233 | 
1 | 
1 | 
| 234 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 241 | 
1 | 
1 | 
| 242 | 
1 | 
1 | 
| 245 | 
1 | 
1 | 
| 246 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 263 | 
1 | 
1 | 
| 266 | 
1 | 
1 | 
| 267 | 
1 | 
1 | 
| 269 | 
1 | 
1 | 
| 273 | 
1 | 
1 | 
| 274 | 
1 | 
1 | 
| 277 | 
1 | 
1 | 
| 278 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 285 | 
1 | 
1 | 
| 286 | 
1 | 
1 | 
| 289 | 
1 | 
1 | 
| 290 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 307 | 
1 | 
1 | 
| 308 | 
1 | 
1 | 
| 309 | 
1 | 
1 | 
| 311 | 
1 | 
1 | 
| 312 | 
1 | 
1 | 
| 316 | 
1 | 
1 | 
| 317 | 
1 | 
1 | 
| 318 | 
1 | 
1 | 
| 320 | 
1 | 
1 | 
| 321 | 
1 | 
1 | 
| 335 | 
 | 
unreachable | 
| 339 | 
 | 
unreachable | 
| 340 | 
 | 
unreachable | 
| 341 | 
 | 
unreachable | 
| 342 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack
 | Total | Covered | Percent | 
| Conditions | 6 | 4 | 66.67 | 
| Logical | 6 | 4 | 66.67 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
12 | 
12 | 
100.00 | 
| CASE | 
225 | 
4 | 
4 | 
100.00 | 
| CASE | 
269 | 
4 | 
4 | 
100.00 | 
| IF | 
307 | 
2 | 
2 | 
100.00 | 
| IF | 
316 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	225	case (gen_nrz_hs_protocol.src_fsm_cs)
-2-:	233	if (gen_nrz_hs_protocol.src_handshake)
-3-:	245	if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T3,T5,T61 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	269	case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-:	277	if (gen_nrz_hs_protocol.dst_handshake)
-3-:	289	if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| EVEN  | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| EVEN  | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| ODD  | 
- | 
1 | 
Covered | 
T3,T5,T61 | 
| ODD  | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	307	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	316	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data.u_prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
533448982 | 
4422 | 
0 | 
0 | 
| T1 | 
270948 | 
2 | 
0 | 
0 | 
| T2 | 
223751 | 
1 | 
0 | 
0 | 
| T3 | 
216129 | 
4 | 
0 | 
0 | 
| T4 | 
121617 | 
11 | 
0 | 
0 | 
| T5 | 
160576 | 
2 | 
0 | 
0 | 
| T6 | 
412737 | 
4 | 
0 | 
0 | 
| T43 | 
128880 | 
15 | 
0 | 
0 | 
| T45 | 
185105 | 
1 | 
0 | 
0 | 
| T61 | 
226022 | 
4 | 
0 | 
0 | 
| T83 | 
144498 | 
1 | 
0 | 
0 | 
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
533448982 | 
4422 | 
0 | 
0 | 
| T1 | 
270948 | 
2 | 
0 | 
0 | 
| T2 | 
223751 | 
1 | 
0 | 
0 | 
| T3 | 
216129 | 
4 | 
0 | 
0 | 
| T4 | 
121617 | 
11 | 
0 | 
0 | 
| T5 | 
160576 | 
2 | 
0 | 
0 | 
| T6 | 
412737 | 
4 | 
0 | 
0 | 
| T43 | 
128880 | 
15 | 
0 | 
0 | 
| T45 | 
185105 | 
1 | 
0 | 
0 | 
| T61 | 
226022 | 
4 | 
0 | 
0 | 
| T83 | 
144498 | 
1 | 
0 | 
0 |