Line Coverage for Module : 
prim_edn_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 | 
| ALWAYS | 143 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 | 
| ALWAYS | 163 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 54 | 
1 | 
1 | 
| 139 | 
1 | 
1 | 
| 143 | 
1 | 
1 | 
| 144 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 149 | 
1 | 
1 | 
| 163 | 
 | 
unreachable | 
| 164 | 
 | 
unreachable | 
| 165 | 
 | 
unreachable | 
| 166 | 
 | 
unreachable | 
| 167 | 
 | 
unreachable | 
| 168 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Module : 
prim_edn_req
 | Total | Covered | Percent | 
| Conditions | 13 | 11 | 84.62 | 
| Logical | 13 | 11 | 84.62 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       54
 EXPRESSION (req_i & ((~ack_o)))
             --1--   -----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       139
 EXPRESSION ((req_i && ack_o) ? 1'b1 : (word_ack ? (fips_q & word_fips) : fips_q))
             --------1-------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (req_i && ack_o)
                 --1--    --2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (word_ack ? (fips_q & word_fips) : fips_q)
                 ----1---
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (fips_q & word_fips)
                 ---1--   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T113,T267,T266 | 
Branch Coverage for Module : 
prim_edn_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
5 | 
5 | 
100.00 | 
| TERNARY | 
139 | 
3 | 
3 | 
100.00 | 
| IF | 
143 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	139	((req_i && ack_o)) ? 
-2-:	139	(word_ack) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	143	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_edn_req
Assertion Details
DataOutputDiffFromPrev_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
532798366 | 
105346448 | 
0 | 
0 | 
| T7 | 
550080 | 
0 | 
0 | 
0 | 
| T40 | 
0 | 
907585 | 
0 | 
0 | 
| T41 | 
0 | 
288202 | 
0 | 
0 | 
| T43 | 
128880 | 
102051 | 
0 | 
0 | 
| T44 | 
240065 | 
210680 | 
0 | 
0 | 
| T45 | 
185105 | 
0 | 
0 | 
0 | 
| T62 | 
263381 | 
0 | 
0 | 
0 | 
| T83 | 
144498 | 
0 | 
0 | 
0 | 
| T158 | 
421324 | 
0 | 
0 | 
0 | 
| T184 | 
0 | 
104159 | 
0 | 
0 | 
| T229 | 
221733 | 
0 | 
0 | 
0 | 
| T247 | 
0 | 
82933 | 
0 | 
0 | 
| T295 | 
88060 | 
0 | 
0 | 
0 | 
| T395 | 
0 | 
104080 | 
0 | 
0 | 
| T396 | 
0 | 
212437 | 
0 | 
0 | 
| T397 | 
0 | 
104051 | 
0 | 
0 | 
| T398 | 
88848 | 
0 | 
0 | 
0 | 
| T419 | 
0 | 
123167 | 
0 | 
0 | 
DataOutputValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
533448982 | 
4422 | 
0 | 
0 | 
| T1 | 
270948 | 
2 | 
0 | 
0 | 
| T2 | 
223751 | 
1 | 
0 | 
0 | 
| T3 | 
216129 | 
4 | 
0 | 
0 | 
| T4 | 
121617 | 
11 | 
0 | 
0 | 
| T5 | 
160576 | 
2 | 
0 | 
0 | 
| T6 | 
412737 | 
4 | 
0 | 
0 | 
| T43 | 
128880 | 
15 | 
0 | 
0 | 
| T45 | 
185105 | 
1 | 
0 | 
0 | 
| T61 | 
226022 | 
4 | 
0 | 
0 | 
| T83 | 
144498 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 | 
| ALWAYS | 143 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 | 
| ALWAYS | 163 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 54 | 
1 | 
1 | 
| 139 | 
1 | 
1 | 
| 143 | 
1 | 
1 | 
| 144 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 149 | 
1 | 
1 | 
| 163 | 
 | 
unreachable | 
| 164 | 
 | 
unreachable | 
| 165 | 
 | 
unreachable | 
| 166 | 
 | 
unreachable | 
| 167 | 
 | 
unreachable | 
| 168 | 
 | 
unreachable | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
 | Total | Covered | Percent | 
| Conditions | 13 | 11 | 84.62 | 
| Logical | 13 | 11 | 84.62 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       54
 EXPRESSION (req_i & ((~ack_o)))
             --1--   -----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       139
 EXPRESSION ((req_i && ack_o) ? 1'b1 : (word_ack ? (fips_q & word_fips) : fips_q))
             --------1-------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (req_i && ack_o)
                 --1--    --2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (word_ack ? (fips_q & word_fips) : fips_q)
                 ----1---
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       139
 SUB-EXPRESSION (fips_q & word_fips)
                 ---1--   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T113,T267,T266 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
5 | 
5 | 
100.00 | 
| TERNARY | 
139 | 
3 | 
3 | 
100.00 | 
| IF | 
143 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	139	((req_i && ack_o)) ? 
-2-:	139	(word_ack) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	143	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if
Assertion Details
DataOutputDiffFromPrev_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
532798366 | 
105346448 | 
0 | 
0 | 
| T7 | 
550080 | 
0 | 
0 | 
0 | 
| T40 | 
0 | 
907585 | 
0 | 
0 | 
| T41 | 
0 | 
288202 | 
0 | 
0 | 
| T43 | 
128880 | 
102051 | 
0 | 
0 | 
| T44 | 
240065 | 
210680 | 
0 | 
0 | 
| T45 | 
185105 | 
0 | 
0 | 
0 | 
| T62 | 
263381 | 
0 | 
0 | 
0 | 
| T83 | 
144498 | 
0 | 
0 | 
0 | 
| T158 | 
421324 | 
0 | 
0 | 
0 | 
| T184 | 
0 | 
104159 | 
0 | 
0 | 
| T229 | 
221733 | 
0 | 
0 | 
0 | 
| T247 | 
0 | 
82933 | 
0 | 
0 | 
| T295 | 
88060 | 
0 | 
0 | 
0 | 
| T395 | 
0 | 
104080 | 
0 | 
0 | 
| T396 | 
0 | 
212437 | 
0 | 
0 | 
| T397 | 
0 | 
104051 | 
0 | 
0 | 
| T398 | 
88848 | 
0 | 
0 | 
0 | 
| T419 | 
0 | 
123167 | 
0 | 
0 | 
DataOutputValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
533448982 | 
4422 | 
0 | 
0 | 
| T1 | 
270948 | 
2 | 
0 | 
0 | 
| T2 | 
223751 | 
1 | 
0 | 
0 | 
| T3 | 
216129 | 
4 | 
0 | 
0 | 
| T4 | 
121617 | 
11 | 
0 | 
0 | 
| T5 | 
160576 | 
2 | 
0 | 
0 | 
| T6 | 
412737 | 
4 | 
0 | 
0 | 
| T43 | 
128880 | 
15 | 
0 | 
0 | 
| T45 | 
185105 | 
1 | 
0 | 
0 | 
| T61 | 
226022 | 
4 | 
0 | 
0 | 
| T83 | 
144498 | 
1 | 
0 | 
0 |