Line Coverage for Module :
prim_arbiter_fixed
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| ALWAYS | 105 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 85 |
2 |
2 |
| 87 |
2 |
2 |
| 89 |
2 |
2 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 109 |
1 |
1 |
| 110 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 121 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
Cond Coverage for Module :
prim_arbiter_fixed
| Total | Covered | Percent |
| Conditions | 15 | 13 | 86.67 |
| Logical | 15 | 13 | 86.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T52,T189,T301 |
| 0 | 1 | Covered | T189,T301,T302 |
| 1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T189,T301,T302 |
| 1 | Covered | T52,T189,T301 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T189,T301,T302 |
| 1 | Covered | T52,T189,T301 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T189,T301,T302 |
| 1 | 1 | Covered | T189,T301,T302 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T52,T189,T301 |
| 1 | 0 | Covered | T189,T301,T302 |
| 1 | 1 | Covered | T189,T301,T302 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T189,T301,T302 |
Branch Coverage for Module :
prim_arbiter_fixed
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| TERNARY |
109 |
2 |
2 |
100.00 |
| TERNARY |
110 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 109 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T52,T189,T301 |
| 0 |
Covered |
T189,T301,T302 |
LineNo. Expression
-1-: 110 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T52,T189,T301 |
| 0 |
Covered |
T189,T301,T302 |
Assert Coverage for Module :
prim_arbiter_fixed
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
1049076844 |
0 |
0 |
| T1 |
541896 |
541678 |
0 |
0 |
| T2 |
447502 |
447378 |
0 |
0 |
| T3 |
432258 |
432018 |
0 |
0 |
| T4 |
243234 |
243112 |
0 |
0 |
| T5 |
321152 |
321050 |
0 |
0 |
| T6 |
825474 |
825418 |
0 |
0 |
| T43 |
257760 |
257748 |
0 |
0 |
| T45 |
370210 |
370100 |
0 |
0 |
| T61 |
452044 |
451804 |
0 |
0 |
| T83 |
288996 |
288886 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2066 |
2066 |
0 |
0 |
| T1 |
2 |
2 |
0 |
0 |
| T2 |
2 |
2 |
0 |
0 |
| T3 |
2 |
2 |
0 |
0 |
| T4 |
2 |
2 |
0 |
0 |
| T5 |
2 |
2 |
0 |
0 |
| T6 |
2 |
2 |
0 |
0 |
| T43 |
2 |
2 |
0 |
0 |
| T45 |
2 |
2 |
0 |
0 |
| T61 |
2 |
2 |
0 |
0 |
| T83 |
2 |
2 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
8383 |
0 |
0 |
| T189 |
209288 |
2797 |
0 |
0 |
| T285 |
619062 |
0 |
0 |
0 |
| T301 |
196458 |
2794 |
0 |
0 |
| T302 |
0 |
2792 |
0 |
0 |
| T409 |
987276 |
0 |
0 |
0 |
| T410 |
784234 |
0 |
0 |
0 |
| T411 |
601986 |
0 |
0 |
0 |
| T412 |
160166 |
0 |
0 |
0 |
| T413 |
196254 |
0 |
0 |
0 |
| T414 |
363040 |
0 |
0 |
0 |
| T415 |
367306 |
0 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
8383 |
0 |
0 |
| T189 |
209288 |
2797 |
0 |
0 |
| T285 |
619062 |
0 |
0 |
0 |
| T301 |
196458 |
2794 |
0 |
0 |
| T302 |
0 |
2792 |
0 |
0 |
| T409 |
987276 |
0 |
0 |
0 |
| T410 |
784234 |
0 |
0 |
0 |
| T411 |
601986 |
0 |
0 |
0 |
| T412 |
160166 |
0 |
0 |
0 |
| T413 |
196254 |
0 |
0 |
0 |
| T414 |
363040 |
0 |
0 |
0 |
| T415 |
367306 |
0 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
1049076844 |
0 |
0 |
| T1 |
541896 |
541678 |
0 |
0 |
| T2 |
447502 |
447378 |
0 |
0 |
| T3 |
432258 |
432018 |
0 |
0 |
| T4 |
243234 |
243112 |
0 |
0 |
| T5 |
321152 |
321050 |
0 |
0 |
| T6 |
825474 |
825418 |
0 |
0 |
| T43 |
257760 |
257748 |
0 |
0 |
| T45 |
370210 |
370100 |
0 |
0 |
| T61 |
452044 |
451804 |
0 |
0 |
| T83 |
288996 |
288886 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
1049076844 |
0 |
0 |
| T1 |
541896 |
541678 |
0 |
0 |
| T2 |
447502 |
447378 |
0 |
0 |
| T3 |
432258 |
432018 |
0 |
0 |
| T4 |
243234 |
243112 |
0 |
0 |
| T5 |
321152 |
321050 |
0 |
0 |
| T6 |
825474 |
825418 |
0 |
0 |
| T43 |
257760 |
257748 |
0 |
0 |
| T45 |
370210 |
370100 |
0 |
0 |
| T61 |
452044 |
451804 |
0 |
0 |
| T83 |
288996 |
288886 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
8383 |
0 |
0 |
| T189 |
209288 |
2797 |
0 |
0 |
| T285 |
619062 |
0 |
0 |
0 |
| T301 |
196458 |
2794 |
0 |
0 |
| T302 |
0 |
2792 |
0 |
0 |
| T409 |
987276 |
0 |
0 |
0 |
| T410 |
784234 |
0 |
0 |
0 |
| T411 |
601986 |
0 |
0 |
0 |
| T412 |
160166 |
0 |
0 |
0 |
| T413 |
196254 |
0 |
0 |
0 |
| T414 |
363040 |
0 |
0 |
0 |
| T415 |
367306 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
0 |
0 |
0 |
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
8383 |
0 |
0 |
| T189 |
209288 |
2797 |
0 |
0 |
| T285 |
619062 |
0 |
0 |
0 |
| T301 |
196458 |
2794 |
0 |
0 |
| T302 |
0 |
2792 |
0 |
0 |
| T409 |
987276 |
0 |
0 |
0 |
| T410 |
784234 |
0 |
0 |
0 |
| T411 |
601986 |
0 |
0 |
0 |
| T412 |
160166 |
0 |
0 |
0 |
| T413 |
196254 |
0 |
0 |
0 |
| T414 |
363040 |
0 |
0 |
0 |
| T415 |
367306 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
8383 |
0 |
0 |
| T189 |
209288 |
2797 |
0 |
0 |
| T285 |
619062 |
0 |
0 |
0 |
| T301 |
196458 |
2794 |
0 |
0 |
| T302 |
0 |
2792 |
0 |
0 |
| T409 |
987276 |
0 |
0 |
0 |
| T410 |
784234 |
0 |
0 |
0 |
| T411 |
601986 |
0 |
0 |
0 |
| T412 |
160166 |
0 |
0 |
0 |
| T413 |
196254 |
0 |
0 |
0 |
| T414 |
363040 |
0 |
0 |
0 |
| T415 |
367306 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
8383 |
0 |
0 |
| T189 |
209288 |
2797 |
0 |
0 |
| T285 |
619062 |
0 |
0 |
0 |
| T301 |
196458 |
2794 |
0 |
0 |
| T302 |
0 |
2792 |
0 |
0 |
| T409 |
987276 |
0 |
0 |
0 |
| T410 |
784234 |
0 |
0 |
0 |
| T411 |
601986 |
0 |
0 |
0 |
| T412 |
160166 |
0 |
0 |
0 |
| T413 |
196254 |
0 |
0 |
0 |
| T414 |
363040 |
0 |
0 |
0 |
| T415 |
367306 |
0 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
8383 |
0 |
0 |
| T189 |
209288 |
2797 |
0 |
0 |
| T285 |
619062 |
0 |
0 |
0 |
| T301 |
196458 |
2794 |
0 |
0 |
| T302 |
0 |
2792 |
0 |
0 |
| T409 |
987276 |
0 |
0 |
0 |
| T410 |
784234 |
0 |
0 |
0 |
| T411 |
601986 |
0 |
0 |
0 |
| T412 |
160166 |
0 |
0 |
0 |
| T413 |
196254 |
0 |
0 |
0 |
| T414 |
363040 |
0 |
0 |
0 |
| T415 |
367306 |
0 |
0 |
0 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
1049076844 |
0 |
0 |
| T1 |
541896 |
541678 |
0 |
0 |
| T2 |
447502 |
447378 |
0 |
0 |
| T3 |
432258 |
432018 |
0 |
0 |
| T4 |
243234 |
243112 |
0 |
0 |
| T5 |
321152 |
321050 |
0 |
0 |
| T6 |
825474 |
825418 |
0 |
0 |
| T43 |
257760 |
257748 |
0 |
0 |
| T45 |
370210 |
370100 |
0 |
0 |
| T61 |
452044 |
451804 |
0 |
0 |
| T83 |
288996 |
288886 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1066897964 |
8383 |
0 |
0 |
| T189 |
209288 |
2797 |
0 |
0 |
| T285 |
619062 |
0 |
0 |
0 |
| T301 |
196458 |
2794 |
0 |
0 |
| T302 |
0 |
2792 |
0 |
0 |
| T409 |
987276 |
0 |
0 |
0 |
| T410 |
784234 |
0 |
0 |
0 |
| T411 |
601986 |
0 |
0 |
0 |
| T412 |
160166 |
0 |
0 |
0 |
| T413 |
196254 |
0 |
0 |
0 |
| T414 |
363040 |
0 |
0 |
0 |
| T415 |
367306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| ALWAYS | 105 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 85 |
2 |
2 |
| 87 |
2 |
2 |
| 89 |
2 |
2 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 109 |
1 |
1 |
| 110 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 121 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Total | Covered | Percent |
| Conditions | 15 | 13 | 86.67 |
| Logical | 15 | 13 | 86.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T52,T189,T301 |
| 0 | 1 | Covered | T189,T301,T302 |
| 1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T189,T301,T302 |
| 1 | Covered | T52,T189,T301 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T189,T301,T302 |
| 1 | Covered | T52,T189,T301 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T189,T301,T302 |
| 1 | 1 | Covered | T189,T301,T302 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T52,T189,T301 |
| 1 | 0 | Covered | T189,T301,T302 |
| 1 | 1 | Covered | T189,T301,T302 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T189,T301,T302 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| TERNARY |
109 |
2 |
2 |
100.00 |
| TERNARY |
110 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 109 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T52,T189,T301 |
| 0 |
Covered |
T189,T301,T302 |
LineNo. Expression
-1-: 110 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T52,T189,T301 |
| 0 |
Covered |
T189,T301,T302 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
524538422 |
0 |
0 |
| T1 |
270948 |
270839 |
0 |
0 |
| T2 |
223751 |
223689 |
0 |
0 |
| T3 |
216129 |
216009 |
0 |
0 |
| T4 |
121617 |
121556 |
0 |
0 |
| T5 |
160576 |
160525 |
0 |
0 |
| T6 |
412737 |
412709 |
0 |
0 |
| T43 |
128880 |
128874 |
0 |
0 |
| T45 |
185105 |
185050 |
0 |
0 |
| T61 |
226022 |
225902 |
0 |
0 |
| T83 |
144498 |
144443 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1033 |
1033 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T43 |
1 |
1 |
0 |
0 |
| T45 |
1 |
1 |
0 |
0 |
| T61 |
1 |
1 |
0 |
0 |
| T83 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
5192 |
0 |
0 |
| T189 |
104644 |
1734 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1730 |
0 |
0 |
| T302 |
0 |
1728 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
5192 |
0 |
0 |
| T189 |
104644 |
1734 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1730 |
0 |
0 |
| T302 |
0 |
1728 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
524538422 |
0 |
0 |
| T1 |
270948 |
270839 |
0 |
0 |
| T2 |
223751 |
223689 |
0 |
0 |
| T3 |
216129 |
216009 |
0 |
0 |
| T4 |
121617 |
121556 |
0 |
0 |
| T5 |
160576 |
160525 |
0 |
0 |
| T6 |
412737 |
412709 |
0 |
0 |
| T43 |
128880 |
128874 |
0 |
0 |
| T45 |
185105 |
185050 |
0 |
0 |
| T61 |
226022 |
225902 |
0 |
0 |
| T83 |
144498 |
144443 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
524538422 |
0 |
0 |
| T1 |
270948 |
270839 |
0 |
0 |
| T2 |
223751 |
223689 |
0 |
0 |
| T3 |
216129 |
216009 |
0 |
0 |
| T4 |
121617 |
121556 |
0 |
0 |
| T5 |
160576 |
160525 |
0 |
0 |
| T6 |
412737 |
412709 |
0 |
0 |
| T43 |
128880 |
128874 |
0 |
0 |
| T45 |
185105 |
185050 |
0 |
0 |
| T61 |
226022 |
225902 |
0 |
0 |
| T83 |
144498 |
144443 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
5192 |
0 |
0 |
| T189 |
104644 |
1734 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1730 |
0 |
0 |
| T302 |
0 |
1728 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
0 |
0 |
0 |
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
5192 |
0 |
0 |
| T189 |
104644 |
1734 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1730 |
0 |
0 |
| T302 |
0 |
1728 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
5192 |
0 |
0 |
| T189 |
104644 |
1734 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1730 |
0 |
0 |
| T302 |
0 |
1728 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
5192 |
0 |
0 |
| T189 |
104644 |
1734 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1730 |
0 |
0 |
| T302 |
0 |
1728 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
5192 |
0 |
0 |
| T189 |
104644 |
1734 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1730 |
0 |
0 |
| T302 |
0 |
1728 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
524538422 |
0 |
0 |
| T1 |
270948 |
270839 |
0 |
0 |
| T2 |
223751 |
223689 |
0 |
0 |
| T3 |
216129 |
216009 |
0 |
0 |
| T4 |
121617 |
121556 |
0 |
0 |
| T5 |
160576 |
160525 |
0 |
0 |
| T6 |
412737 |
412709 |
0 |
0 |
| T43 |
128880 |
128874 |
0 |
0 |
| T45 |
185105 |
185050 |
0 |
0 |
| T61 |
226022 |
225902 |
0 |
0 |
| T83 |
144498 |
144443 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
5192 |
0 |
0 |
| T189 |
104644 |
1734 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1730 |
0 |
0 |
| T302 |
0 |
1728 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| ALWAYS | 105 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 85 |
2 |
2 |
| 87 |
2 |
2 |
| 89 |
2 |
2 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 109 |
1 |
1 |
| 110 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 121 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Total | Covered | Percent |
| Conditions | 15 | 13 | 86.67 |
| Logical | 15 | 13 | 86.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T52,T189,T301 |
| 0 | 1 | Covered | T189,T301,T302 |
| 1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T189,T301,T302 |
| 1 | Covered | T52,T189,T301 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T189,T301,T302 |
| 1 | Covered | T52,T189,T301 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T189,T301,T302 |
| 1 | 1 | Covered | T189,T301,T302 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T52,T189,T301 |
| 1 | 0 | Covered | T189,T301,T302 |
| 1 | 1 | Covered | T189,T301,T302 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T189,T301,T302 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| TERNARY |
109 |
2 |
2 |
100.00 |
| TERNARY |
110 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 109 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T52,T189,T301 |
| 0 |
Covered |
T189,T301,T302 |
LineNo. Expression
-1-: 110 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T52,T189,T301 |
| 0 |
Covered |
T189,T301,T302 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
524538422 |
0 |
0 |
| T1 |
270948 |
270839 |
0 |
0 |
| T2 |
223751 |
223689 |
0 |
0 |
| T3 |
216129 |
216009 |
0 |
0 |
| T4 |
121617 |
121556 |
0 |
0 |
| T5 |
160576 |
160525 |
0 |
0 |
| T6 |
412737 |
412709 |
0 |
0 |
| T43 |
128880 |
128874 |
0 |
0 |
| T45 |
185105 |
185050 |
0 |
0 |
| T61 |
226022 |
225902 |
0 |
0 |
| T83 |
144498 |
144443 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1033 |
1033 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T43 |
1 |
1 |
0 |
0 |
| T45 |
1 |
1 |
0 |
0 |
| T61 |
1 |
1 |
0 |
0 |
| T83 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
3191 |
0 |
0 |
| T189 |
104644 |
1063 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1064 |
0 |
0 |
| T302 |
0 |
1064 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
3191 |
0 |
0 |
| T189 |
104644 |
1063 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1064 |
0 |
0 |
| T302 |
0 |
1064 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
524538422 |
0 |
0 |
| T1 |
270948 |
270839 |
0 |
0 |
| T2 |
223751 |
223689 |
0 |
0 |
| T3 |
216129 |
216009 |
0 |
0 |
| T4 |
121617 |
121556 |
0 |
0 |
| T5 |
160576 |
160525 |
0 |
0 |
| T6 |
412737 |
412709 |
0 |
0 |
| T43 |
128880 |
128874 |
0 |
0 |
| T45 |
185105 |
185050 |
0 |
0 |
| T61 |
226022 |
225902 |
0 |
0 |
| T83 |
144498 |
144443 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
524538422 |
0 |
0 |
| T1 |
270948 |
270839 |
0 |
0 |
| T2 |
223751 |
223689 |
0 |
0 |
| T3 |
216129 |
216009 |
0 |
0 |
| T4 |
121617 |
121556 |
0 |
0 |
| T5 |
160576 |
160525 |
0 |
0 |
| T6 |
412737 |
412709 |
0 |
0 |
| T43 |
128880 |
128874 |
0 |
0 |
| T45 |
185105 |
185050 |
0 |
0 |
| T61 |
226022 |
225902 |
0 |
0 |
| T83 |
144498 |
144443 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
3191 |
0 |
0 |
| T189 |
104644 |
1063 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1064 |
0 |
0 |
| T302 |
0 |
1064 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
0 |
0 |
0 |
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
3191 |
0 |
0 |
| T189 |
104644 |
1063 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1064 |
0 |
0 |
| T302 |
0 |
1064 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
3191 |
0 |
0 |
| T189 |
104644 |
1063 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1064 |
0 |
0 |
| T302 |
0 |
1064 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
3191 |
0 |
0 |
| T189 |
104644 |
1063 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1064 |
0 |
0 |
| T302 |
0 |
1064 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
3191 |
0 |
0 |
| T189 |
104644 |
1063 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1064 |
0 |
0 |
| T302 |
0 |
1064 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
524538422 |
0 |
0 |
| T1 |
270948 |
270839 |
0 |
0 |
| T2 |
223751 |
223689 |
0 |
0 |
| T3 |
216129 |
216009 |
0 |
0 |
| T4 |
121617 |
121556 |
0 |
0 |
| T5 |
160576 |
160525 |
0 |
0 |
| T6 |
412737 |
412709 |
0 |
0 |
| T43 |
128880 |
128874 |
0 |
0 |
| T45 |
185105 |
185050 |
0 |
0 |
| T61 |
226022 |
225902 |
0 |
0 |
| T83 |
144498 |
144443 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
533448982 |
3191 |
0 |
0 |
| T189 |
104644 |
1063 |
0 |
0 |
| T285 |
309531 |
0 |
0 |
0 |
| T301 |
98229 |
1064 |
0 |
0 |
| T302 |
0 |
1064 |
0 |
0 |
| T409 |
493638 |
0 |
0 |
0 |
| T410 |
392117 |
0 |
0 |
0 |
| T411 |
300993 |
0 |
0 |
0 |
| T412 |
80083 |
0 |
0 |
0 |
| T413 |
98127 |
0 |
0 |
0 |
| T414 |
181520 |
0 |
0 |
0 |
| T415 |
183653 |
0 |
0 |
0 |