Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T37,T6,T45 |
| 1 | 0 | Covered | T37,T6,T45 |
| 1 | 1 | Covered | T37,T45,T82 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T37,T6,T45 |
| 1 | 0 | Covered | T37,T45,T82 |
| 1 | 1 | Covered | T37,T6,T45 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
194 |
0 |
0 |
| T6 |
0 |
1 |
0 |
0 |
| T10 |
37603 |
0 |
0 |
0 |
| T12 |
745 |
0 |
0 |
0 |
| T26 |
15668 |
0 |
0 |
0 |
| T35 |
672 |
0 |
0 |
0 |
| T37 |
1358 |
8 |
0 |
0 |
| T45 |
43152 |
11 |
0 |
0 |
| T46 |
0 |
12 |
0 |
0 |
| T78 |
0 |
16 |
0 |
0 |
| T79 |
0 |
6 |
0 |
0 |
| T80 |
0 |
15 |
0 |
0 |
| T81 |
0 |
13 |
0 |
0 |
| T82 |
41524 |
6 |
0 |
0 |
| T83 |
0 |
6 |
0 |
0 |
| T84 |
0 |
6 |
0 |
0 |
| T85 |
0 |
16 |
0 |
0 |
| T86 |
0 |
8 |
0 |
0 |
| T90 |
249 |
0 |
0 |
0 |
| T117 |
0 |
8 |
0 |
0 |
| T118 |
0 |
16 |
0 |
0 |
| T119 |
403 |
0 |
0 |
0 |
| T120 |
834 |
0 |
0 |
0 |
| T121 |
827 |
0 |
0 |
0 |
| T122 |
553 |
0 |
0 |
0 |
| T123 |
565 |
0 |
0 |
0 |
| T133 |
47808 |
0 |
0 |
0 |
| T175 |
185950 |
0 |
0 |
0 |
| T198 |
0 |
2 |
0 |
0 |
| T199 |
0 |
12 |
0 |
0 |
| T276 |
683095 |
0 |
0 |
0 |
| T313 |
163996 |
0 |
0 |
0 |
| T409 |
0 |
8 |
0 |
0 |
| T410 |
0 |
6 |
0 |
0 |
| T411 |
0 |
6 |
0 |
0 |
| T412 |
39210 |
0 |
0 |
0 |
| T413 |
26426 |
0 |
0 |
0 |
| T414 |
27315 |
0 |
0 |
0 |
| T415 |
68652 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
205 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T10 |
37603 |
0 |
0 |
0 |
| T12 |
64530 |
0 |
0 |
0 |
| T26 |
181646 |
0 |
0 |
0 |
| T35 |
51017 |
0 |
0 |
0 |
| T37 |
48127 |
4 |
0 |
0 |
| T45 |
43152 |
8 |
0 |
0 |
| T46 |
0 |
9 |
0 |
0 |
| T78 |
0 |
7 |
0 |
0 |
| T79 |
0 |
2 |
0 |
0 |
| T80 |
0 |
7 |
0 |
0 |
| T81 |
0 |
4 |
0 |
0 |
| T82 |
932 |
2 |
0 |
0 |
| T83 |
0 |
2 |
0 |
0 |
| T84 |
0 |
2 |
0 |
0 |
| T85 |
0 |
8 |
0 |
0 |
| T86 |
0 |
4 |
0 |
0 |
| T90 |
12467 |
0 |
0 |
0 |
| T117 |
0 |
4 |
0 |
0 |
| T118 |
0 |
8 |
0 |
0 |
| T119 |
24458 |
0 |
0 |
0 |
| T120 |
51411 |
0 |
0 |
0 |
| T121 |
73449 |
0 |
0 |
0 |
| T122 |
37102 |
0 |
0 |
0 |
| T123 |
42881 |
0 |
0 |
0 |
| T133 |
47808 |
0 |
0 |
0 |
| T175 |
185950 |
0 |
0 |
0 |
| T198 |
0 |
2 |
0 |
0 |
| T199 |
0 |
4 |
0 |
0 |
| T276 |
683095 |
0 |
0 |
0 |
| T313 |
163996 |
0 |
0 |
0 |
| T409 |
0 |
4 |
0 |
0 |
| T410 |
0 |
2 |
0 |
0 |
| T411 |
0 |
2 |
0 |
0 |
| T412 |
39210 |
0 |
0 |
0 |
| T413 |
26426 |
0 |
0 |
0 |
| T414 |
27315 |
0 |
0 |
0 |
| T415 |
68652 |
0 |
0 |
0 |