Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : sysrst_ctrl
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.02 91.02

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_sysrst_ctrl_aon 91.02 91.02



Module Instance : tb.dut.top_earlgrey.u_sysrst_ctrl_aon

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.02 91.02


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.02 91.02


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.22 92.47 87.18 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : sysrst_ctrl
TotalCoveredPercent
Totals 50 42 84.00
Total Bits 334 304 91.02
Total Bits 0->1 167 152 91.02
Total Bits 1->0 167 152 91.02

Ports 50 42 84.00
Port Bits 334 304 91.02
Port Bits 0->1 167 152 91.02
Port Bits 1->0 167 152 91.02

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_aon_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T4,T5 Yes T1,T2,T3 INPUT
rst_aon_ni Yes Yes T1,T4,T5 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T25,T37,T274 Yes T25,T37,T274 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T25,T37,T274 Yes T25,T37,T274 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[7:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[15:8] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[21:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T7,*T10,*T14 Yes T7,T10,T14 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T49,T50,T51 Yes T49,T50,T51 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T99,*T100,*T101 Yes T99,T100,T101 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T25,T37,T274 Yes T25,T37,T274 INPUT
tl_o.a_ready Yes Yes T25,T37,T274 Yes T25,T37,T274 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T25,T37,T274 Yes T25,T37,T274 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T25,T37,T274 Yes T25,T37,T274 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T25,T274,T27 Yes T25,T37,T274 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T25,T274,T27 Yes T25,T37,T274 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T101,*T17,*T25 Yes T101,T17,T25 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T25,T274,T27 Yes T25,T37,T274 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T25,*T37,*T274 Yes T25,T37,T274 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T25,T37,T274 Yes T25,T37,T274 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_rx_i[0].ping_n Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_rx_i[0].ping_p Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T19,T21,T22 Yes T19,T21,T22 OUTPUT
wkup_req_o Yes Yes T25,T37,T274 Yes T25,T37,T274 OUTPUT
rst_req_o Yes Yes T274,T163,T275 Yes T274,T163,T275 OUTPUT
intr_event_detected_o Yes Yes T111,T254,T230 Yes T111,T254,T230 OUTPUT
cio_ac_present_i Yes Yes T42,T253,T254 Yes T42,T253,T254 INPUT
cio_ec_rst_l_i Yes Yes T41,T28,T42 Yes T41,T82,T28 INPUT
cio_key0_in_i Yes Yes T274,T163,T275 Yes T274,T163,T275 INPUT
cio_key1_in_i Yes Yes T41,T42,T43 Yes T41,T42,T43 INPUT
cio_key2_in_i Yes Yes T41,T42,T253 Yes T41,T42,T253 INPUT
cio_pwrb_in_i Yes Yes T25,T37,T27 Yes T25,T37,T27 INPUT
cio_lid_open_i Yes Yes T42,T56,T253 Yes T42,T55,T56 INPUT
cio_flash_wp_l_i Yes Yes T41,T28,T42 Yes T41,T82,T28 INPUT
cio_bat_disable_o Yes Yes T274,T163,T275 Yes T274,T163,T275 OUTPUT
cio_flash_wp_l_o Yes Yes T41,T42,T43 Yes T41,T42,T43 OUTPUT
cio_ec_rst_l_o Yes Yes T41,T42,T43 Yes T41,T42,T43 OUTPUT
cio_key0_out_o Yes Yes T274,T163,T275 Yes T274,T163,T275 OUTPUT
cio_key1_out_o Yes Yes T41,T42,T43 Yes T41,T42,T43 OUTPUT
cio_key2_out_o Yes Yes T41,T42,T253 Yes T41,T42,T43 OUTPUT
cio_pwrb_out_o Yes Yes T25,T37,T27 Yes T25,T37,T27 OUTPUT
cio_z3_wakeup_o Yes Yes T41,T42,T255 Yes T41,T42,T43 OUTPUT
cio_bat_disable_en_o Unreachable Unreachable Unreachable OUTPUT
cio_flash_wp_l_en_o Unreachable Unreachable Unreachable OUTPUT
cio_ec_rst_l_en_o Unreachable Unreachable Unreachable OUTPUT
cio_key0_out_en_o Unreachable Unreachable Unreachable OUTPUT
cio_key1_out_en_o Unreachable Unreachable Unreachable OUTPUT
cio_key2_out_en_o Unreachable Unreachable Unreachable OUTPUT
cio_pwrb_out_en_o Unreachable Unreachable Unreachable OUTPUT
cio_z3_wakeup_en_o Unreachable Unreachable Unreachable OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%