Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : uart
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.26 90.26

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_uart_0.1/rtl/uart.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_uart0 90.13 90.13
tb.dut.top_earlgrey.u_uart1 90.20 90.20
tb.dut.top_earlgrey.u_uart2 90.20 90.20
tb.dut.top_earlgrey.u_uart3 90.26 90.26



Module Instance : tb.dut.top_earlgrey.u_uart0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.13 90.13


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.13 90.13


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.22 92.47 87.18 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.20 90.20


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.20 90.20


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.22 92.47 87.18 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.20 90.20


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.20 90.20


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.22 92.47 87.18 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart3

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.26 90.26


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.26 90.26


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.22 92.47 87.18 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : uart
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 308 278 90.26
Total Bits 0->1 154 139 90.26
Total Bits 1->0 154 139 90.26

Ports 40 32 80.00
Port Bits 308 278 90.26
Port Bits 0->1 154 139 90.26
Port Bits 1->0 154 139 90.26

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T4,T5 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T7,*T10,*T14 Yes T7,T10,T14 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T49,T50,T51 Yes T49,T50,T51 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T99,*T100,*T101 Yes T99,T100,T101 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T4,T67,T68 Yes T4,T67,T68 INPUT
tl_o.a_ready Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T4,*T175,*T176 Yes T4,T67,T68 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T101,*T193,*T312 Yes T101,T193,T312 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T4,T175,T176 Yes T4,T67,T68 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T4,*T67,*T68 Yes T4,T67,T68 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T123,T19,T21 Yes T123,T19,T21 INPUT
alert_rx_i[0].ping_n Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_rx_i[0].ping_p Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T123,T19,T21 Yes T123,T19,T21 OUTPUT
cio_rx_i Yes Yes T1,T4,T5 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T67,T68,T26 Yes T67,T68,T26 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T4,T26,T325 Yes T4,T26,T325 OUTPUT
intr_tx_empty_o Yes Yes T26,T325,T326 Yes T26,T325,T326 OUTPUT
intr_rx_watermark_o Yes Yes T26,T325,T326 Yes T26,T325,T326 OUTPUT
intr_tx_done_o Yes Yes T26,T325,T326 Yes T26,T325,T326 OUTPUT
intr_rx_overflow_o Yes Yes T26,T325,T326 Yes T26,T325,T326 OUTPUT
intr_rx_frame_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_break_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_timeout_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_parity_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart0
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 304 274 90.13
Total Bits 0->1 152 137 90.13
Total Bits 1->0 152 137 90.13

Ports 40 32 80.00
Port Bits 304 274 90.13
Port Bits 0->1 152 137 90.13
Port Bits 1->0 152 137 90.13

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T4,T5 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T7,*T10,*T14 Yes T7,T10,T14 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T49,T50,T51 Yes T49,T50,T51 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T99,*T100,*T101 Yes T99,T100,T101 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T4,T67,T68 Yes T4,T67,T68 INPUT
tl_o.a_ready Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T4,*T175,*T176 Yes T4,T67,T68 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T101,*T193,*T312 Yes T101,T193,T312 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T4,T175,T176 Yes T4,T67,T68 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T4,*T67,*T68 Yes T4,T67,T68 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T4,T67,T68 Yes T4,T67,T68 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T123,T19,T21 Yes T123,T19,T21 INPUT
alert_rx_i[0].ping_n Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_rx_i[0].ping_p Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T123,T19,T21 Yes T123,T19,T21 OUTPUT
cio_rx_i Yes Yes T1,T4,T5 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T67,T68,T69 Yes T67,T68,T69 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T4,T325,T326 Yes T4,T325,T326 OUTPUT
intr_tx_empty_o Yes Yes T325,T326,T343 Yes T325,T326,T343 OUTPUT
intr_rx_watermark_o Yes Yes T325,T326,T343 Yes T325,T326,T343 OUTPUT
intr_tx_done_o Yes Yes T325,T326,T344 Yes T325,T326,T344 OUTPUT
intr_rx_overflow_o Yes Yes T325,T326,T344 Yes T325,T326,T344 OUTPUT
intr_rx_frame_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_break_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_timeout_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_parity_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart1
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 306 276 90.20
Total Bits 0->1 153 138 90.20
Total Bits 1->0 153 138 90.20

Ports 40 32 80.00
Port Bits 306 276 90.20
Port Bits 0->1 153 138 90.20
Port Bits 1->0 153 138 90.20

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T4,T5 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T26,T31,T313 Yes T26,T31,T313 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T26,T31,T313 Yes T26,T31,T313 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T7,*T10,*T14 Yes T7,T10,T14 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T49,T50,T51 Yes T49,T50,T51 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T99,*T100,*T101 Yes T99,T100,T101 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T26,T31,T175 Yes T26,T31,T175 INPUT
tl_o.a_ready Yes Yes T26,T31,T175 Yes T26,T31,T175 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T26,T31,T313 Yes T26,T31,T313 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T26,T31,T175 Yes T26,T31,T175 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T175,*T314,*T101 Yes T26,T31,T175 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T26,T31,T175 Yes T26,T31,T175 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T101,*T26,*T31 Yes T101,T26,T31 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T175,T314,T101 Yes T26,T31,T175 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T26,*T31,*T313 Yes T26,T31,T313 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T26,T31,T175 Yes T26,T31,T175 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_rx_i[0].ping_n Yes Yes T19,T21,T22 Yes T21,T22,T23 INPUT
alert_rx_i[0].ping_p Yes Yes T21,T22,T23 Yes T19,T21,T22 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T19,T21,T22 Yes T19,T21,T22 OUTPUT
cio_rx_i Yes Yes T26,T313,T345 Yes T26,T313,T345 INPUT
cio_tx_o Yes Yes T26,T313,T345 Yes T26,T313,T345 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T26,T313,T345 Yes T26,T313,T345 OUTPUT
intr_tx_empty_o Yes Yes T26,T313,T345 Yes T26,T313,T345 OUTPUT
intr_rx_watermark_o Yes Yes T26,T313,T345 Yes T26,T313,T345 OUTPUT
intr_tx_done_o Yes Yes T26,T313,T345 Yes T26,T313,T345 OUTPUT
intr_rx_overflow_o Yes Yes T26,T313,T345 Yes T26,T313,T345 OUTPUT
intr_rx_frame_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_break_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_timeout_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_parity_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart2
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 306 276 90.20
Total Bits 0->1 153 138 90.20
Total Bits 1->0 153 138 90.20

Ports 40 32 80.00
Port Bits 306 276 90.20
Port Bits 0->1 153 138 90.20
Port Bits 1->0 153 138 90.20

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T4,T5 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T31,T153,T315 Yes T31,T153,T315 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T31,T153,T315 Yes T31,T153,T315 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[16:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T7,*T10,*T14 Yes T7,T10,T14 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T49,T50,T51 Yes T49,T50,T51 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T99,*T100,*T101 Yes T99,T100,T101 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T31,T153,T175 Yes T31,T153,T175 INPUT
tl_o.a_ready Yes Yes T31,T153,T175 Yes T31,T153,T175 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T31,T153,T315 Yes T31,T153,T315 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T31,T153,T175 Yes T31,T153,T175 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T175,*T314,*T101 Yes T31,T153,T175 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T31,T153,T175 Yes T31,T153,T175 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T101,*T31,*T153 Yes T101,T31,T153 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T175,T314,T101 Yes T31,T153,T175 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T31,*T153,*T315 Yes T31,T153,T315 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T31,T153,T175 Yes T31,T153,T175 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_rx_i[0].ping_n Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_rx_i[0].ping_p Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T19,T21,T22 Yes T19,T21,T22 OUTPUT
cio_rx_i Yes Yes T153,T315,T346 Yes T153,T315,T346 INPUT
cio_tx_o Yes Yes T153,T315,T346 Yes T153,T315,T346 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T153,T315,T346 Yes T153,T315,T346 OUTPUT
intr_tx_empty_o Yes Yes T153,T315,T346 Yes T153,T315,T346 OUTPUT
intr_rx_watermark_o Yes Yes T153,T315,T346 Yes T153,T315,T346 OUTPUT
intr_tx_done_o Yes Yes T153,T315,T346 Yes T153,T315,T346 OUTPUT
intr_rx_overflow_o Yes Yes T153,T315,T346 Yes T153,T315,T346 OUTPUT
intr_rx_frame_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_break_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_timeout_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_parity_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart3
TotalCoveredPercent
Totals 40 32 80.00
Total Bits 308 278 90.26
Total Bits 0->1 154 139 90.26
Total Bits 1->0 154 139 90.26

Ports 40 32 80.00
Port Bits 308 278 90.26
Port Bits 0->1 154 139 90.26
Port Bits 1->0 154 139 90.26

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T4,T5 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T34,T35,T31 Yes T34,T35,T31 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T34,T35,T31 Yes T34,T35,T31 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[5:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T7,*T10,*T14 Yes T7,T10,T14 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T49,T50,T51 Yes T49,T50,T51 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T99,*T100,*T101 Yes T99,T100,T101 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T34,T35,T31 Yes T34,T35,T31 INPUT
tl_o.a_ready Yes Yes T34,T35,T31 Yes T34,T35,T31 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T34,T35,T31 Yes T34,T35,T31 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T34,T35,T31 Yes T34,T35,T31 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes *T175,*T314,*T101 Yes T34,T35,T31 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T34,T35,T31 Yes T34,T35,T31 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T101,*T34,*T35 Yes T101,T34,T35 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T175,T314,T101 Yes T34,T35,T31 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T34,*T35,*T31 Yes T34,T35,T31 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T34,T35,T31 Yes T34,T35,T31 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_rx_i[0].ping_n Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_rx_i[0].ping_p Yes Yes T19,T21,T22 Yes T19,T21,T22 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T19,T21,T22 Yes T19,T21,T22 OUTPUT
cio_rx_i Yes Yes T34,T35,T347 Yes T34,T35,T347 INPUT
cio_tx_o Yes Yes T34,T35,T347 Yes T34,T35,T347 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T34,T35,T347 Yes T34,T35,T347 OUTPUT
intr_tx_empty_o Yes Yes T34,T35,T347 Yes T34,T35,T347 OUTPUT
intr_rx_watermark_o Yes Yes T34,T35,T347 Yes T34,T35,T347 OUTPUT
intr_tx_done_o Yes Yes T34,T35,T347 Yes T34,T35,T347 OUTPUT
intr_rx_overflow_o Yes Yes T34,T35,T347 Yes T34,T35,T347 OUTPUT
intr_rx_frame_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_break_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_timeout_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT
intr_rx_parity_err_o Yes Yes T111,T230,T231 Yes T111,T230,T231 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%