Toggle Coverage for Module : 
i2c
 | Total | Covered | Percent | 
| Totals | 
54 | 
48 | 
88.89  | 
| Total Bits | 
352 | 
328 | 
93.18  | 
| Total Bits 0->1 | 
176 | 
164 | 
93.18  | 
| Total Bits 1->0 | 
176 | 
164 | 
93.18  | 
 |  |  |  | 
| Ports | 
54 | 
48 | 
88.89  | 
| Port Bits | 
352 | 
328 | 
93.18  | 
| Port Bits 0->1 | 
176 | 
164 | 
93.18  | 
| Port Bits 1->0 | 
176 | 
164 | 
93.18  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| rst_ni | 
Yes | 
Yes | 
T2,T3,T5 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| ram_cfg_i.rf_cfg.cfg[3:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.rf_cfg.cfg_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.rf_cfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.cfg[3:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.cfg_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| tl_i.d_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T213,T383,T12 | 
Yes | 
T213,T383,T12 | 
INPUT | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T213,T383,T12 | 
Yes | 
T213,T383,T12 | 
INPUT | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[6:0] | 
Yes | 
Yes | 
*T78,*T79,*T80 | 
Yes | 
T78,T79,T80 | 
INPUT | 
| tl_i.a_address[15:7] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[17:16] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[18] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[19] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[29:20] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T50,*T73,*T52 | 
Yes | 
T50,T73,T52 | 
INPUT | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
INPUT | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T50,T52,T81 | 
Yes | 
T50,T52,T81 | 
INPUT | 
| tl_i.a_valid | 
Yes | 
Yes | 
T213,T65,T383 | 
Yes | 
T213,T65,T383 | 
INPUT | 
| tl_o.a_ready | 
Yes | 
Yes | 
T213,T65,T383 | 
Yes | 
T213,T65,T383 | 
OUTPUT | 
| tl_o.d_error | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T213,T12,T14 | 
Yes | 
T213,T12,T14 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T213,T383,T12 | 
Yes | 
T213,T65,T383 | 
OUTPUT | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T213,T383,T12 | 
Yes | 
T213,T65,T383 | 
OUTPUT | 
| tl_o.d_sink | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T78,*T79,*T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T213,*T383,*T12 | 
Yes | 
T213,T383,T12 | 
OUTPUT | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_valid | 
Yes | 
Yes | 
T213,T65,T383 | 
Yes | 
T213,T65,T383 | 
OUTPUT | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T384,T83,T385 | 
Yes | 
T384,T83,T385 | 
INPUT | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T83,T385,T84 | 
Yes | 
T83,T84,T212 | 
INPUT | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T83,T84,T212 | 
Yes | 
T83,T385,T84 | 
INPUT | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T384,T83,T385 | 
Yes | 
T384,T83,T385 | 
OUTPUT | 
| cio_scl_i | 
Yes | 
Yes | 
T213,T52,T12 | 
Yes | 
T213,T52,T12 | 
INPUT | 
| cio_scl_o | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| cio_scl_en_o | 
Yes | 
Yes | 
T213,T12,T14 | 
Yes | 
T213,T12,T14 | 
OUTPUT | 
| cio_sda_i | 
Yes | 
Yes | 
T213,T12,T14 | 
Yes | 
T213,T12,T14 | 
INPUT | 
| cio_sda_o | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| cio_sda_en_o | 
Yes | 
Yes | 
T213,T12,T14 | 
Yes | 
T213,T12,T14 | 
OUTPUT | 
| intr_fmt_threshold_o | 
Yes | 
Yes | 
T213,T319,T330 | 
Yes | 
T213,T319,T330 | 
OUTPUT | 
| intr_rx_threshold_o | 
Yes | 
Yes | 
T213,T319,T330 | 
Yes | 
T213,T319,T330 | 
OUTPUT | 
| intr_acq_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_rx_overflow_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_controller_halt_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_scl_interference_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_sda_interference_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_stretch_timeout_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_sda_unstable_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_cmd_complete_o | 
Yes | 
Yes | 
T213,T319,T338 | 
Yes | 
T213,T319,T338 | 
OUTPUT | 
| intr_tx_stretch_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_tx_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_acq_stretch_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_unexp_stop_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_host_timeout_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
*Tests covering at least one bit in the range
 
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c0
 | Total | Covered | Percent | 
| Totals | 
54 | 
48 | 
88.89  | 
| Total Bits | 
348 | 
324 | 
93.10  | 
| Total Bits 0->1 | 
174 | 
162 | 
93.10  | 
| Total Bits 1->0 | 
174 | 
162 | 
93.10  | 
 |  |  |  | 
| Ports | 
54 | 
48 | 
88.89  | 
| Port Bits | 
348 | 
324 | 
93.10  | 
| Port Bits 0->1 | 
174 | 
162 | 
93.10  | 
| Port Bits 1->0 | 
174 | 
162 | 
93.10  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| rst_ni | 
Yes | 
Yes | 
T2,T3,T5 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| ram_cfg_i.rf_cfg.cfg[3:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.rf_cfg.cfg_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.rf_cfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.cfg[3:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.cfg_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| tl_i.d_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T213,T383,T12 | 
Yes | 
T213,T383,T12 | 
INPUT | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T213,T383,T12 | 
Yes | 
T213,T383,T12 | 
INPUT | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[6:0] | 
Yes | 
Yes | 
*T78,*T79,*T80 | 
Yes | 
T78,T79,T80 | 
INPUT | 
| tl_i.a_address[18:7] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[19] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[29:20] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T50,*T73,*T52 | 
Yes | 
T50,T73,T52 | 
INPUT | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
INPUT | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T50,T52,T81 | 
Yes | 
T50,T52,T81 | 
INPUT | 
| tl_i.a_valid | 
Yes | 
Yes | 
T213,T65,T383 | 
Yes | 
T213,T65,T383 | 
INPUT | 
| tl_o.a_ready | 
Yes | 
Yes | 
T213,T65,T383 | 
Yes | 
T213,T65,T383 | 
OUTPUT | 
| tl_o.d_error | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T213,T12,T14 | 
Yes | 
T213,T12,T14 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T213,T383,T12 | 
Yes | 
T213,T65,T383 | 
OUTPUT | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T213,T383,T12 | 
Yes | 
T213,T65,T383 | 
OUTPUT | 
| tl_o.d_sink | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T78,*T79,*T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T213,*T383,*T12 | 
Yes | 
T213,T383,T12 | 
OUTPUT | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_valid | 
Yes | 
Yes | 
T213,T65,T383 | 
Yes | 
T213,T65,T383 | 
OUTPUT | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T83,T84,T65 | 
Yes | 
T83,T84,T65 | 
INPUT | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T83,T84,T212 | 
Yes | 
T83,T84,T212 | 
INPUT | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T83,T84,T212 | 
Yes | 
T83,T84,T212 | 
INPUT | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T83,T84,T65 | 
Yes | 
T83,T84,T65 | 
OUTPUT | 
| cio_scl_i | 
Yes | 
Yes | 
T213,T12,T14 | 
Yes | 
T213,T12,T14 | 
INPUT | 
| cio_scl_o | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| cio_scl_en_o | 
Yes | 
Yes | 
T213,T12,T14 | 
Yes | 
T213,T12,T14 | 
OUTPUT | 
| cio_sda_i | 
Yes | 
Yes | 
T213,T12,T14 | 
Yes | 
T213,T12,T14 | 
INPUT | 
| cio_sda_o | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| cio_sda_en_o | 
Yes | 
Yes | 
T213,T12,T14 | 
Yes | 
T213,T12,T14 | 
OUTPUT | 
| intr_fmt_threshold_o | 
Yes | 
Yes | 
T213,T319,T313 | 
Yes | 
T213,T319,T313 | 
OUTPUT | 
| intr_rx_threshold_o | 
Yes | 
Yes | 
T213,T319,T313 | 
Yes | 
T213,T319,T313 | 
OUTPUT | 
| intr_acq_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_rx_overflow_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_controller_halt_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_scl_interference_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_sda_interference_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_stretch_timeout_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_sda_unstable_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_cmd_complete_o | 
Yes | 
Yes | 
T213,T319,T313 | 
Yes | 
T213,T319,T313 | 
OUTPUT | 
| intr_tx_stretch_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_tx_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_acq_stretch_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_unexp_stop_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_host_timeout_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
*Tests covering at least one bit in the range
 
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c1
 | Total | Covered | Percent | 
| Totals | 
54 | 
48 | 
88.89  | 
| Total Bits | 
350 | 
326 | 
93.14  | 
| Total Bits 0->1 | 
175 | 
163 | 
93.14  | 
| Total Bits 1->0 | 
175 | 
163 | 
93.14  | 
 |  |  |  | 
| Ports | 
54 | 
48 | 
88.89  | 
| Port Bits | 
350 | 
326 | 
93.14  | 
| Port Bits 0->1 | 
175 | 
163 | 
93.14  | 
| Port Bits 1->0 | 
175 | 
163 | 
93.14  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| rst_ni | 
Yes | 
Yes | 
T2,T3,T5 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| ram_cfg_i.rf_cfg.cfg[3:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.rf_cfg.cfg_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.rf_cfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.cfg[3:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.cfg_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| tl_i.d_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T383,T12,T14 | 
Yes | 
T383,T12,T14 | 
INPUT | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T383,T12,T14 | 
Yes | 
T383,T12,T14 | 
INPUT | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[6:0] | 
Yes | 
Yes | 
*T78,*T79,*T80 | 
Yes | 
T78,T79,T80 | 
INPUT | 
| tl_i.a_address[15:7] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[16] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[18:17] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[19] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[29:20] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T50,*T73,*T52 | 
Yes | 
T50,T73,T52 | 
INPUT | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
INPUT | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T50,T52,T81 | 
Yes | 
T50,T52,T81 | 
INPUT | 
| tl_i.a_valid | 
Yes | 
Yes | 
T65,T383,T12 | 
Yes | 
T65,T383,T12 | 
INPUT | 
| tl_o.a_ready | 
Yes | 
Yes | 
T65,T383,T12 | 
Yes | 
T65,T383,T12 | 
OUTPUT | 
| tl_o.d_error | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T12,T14,T338 | 
Yes | 
T12,T14,T338 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T383,T12,T14 | 
Yes | 
T65,T383,T12 | 
OUTPUT | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T383,T12,T14 | 
Yes | 
T65,T383,T12 | 
OUTPUT | 
| tl_o.d_sink | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T78,*T79,*T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T383,*T12,*T14 | 
Yes | 
T383,T12,T14 | 
OUTPUT | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_valid | 
Yes | 
Yes | 
T65,T383,T12 | 
Yes | 
T65,T383,T12 | 
OUTPUT | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T83,T385,T84 | 
Yes | 
T83,T385,T84 | 
INPUT | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T83,T385,T84 | 
Yes | 
T83,T84,T212 | 
INPUT | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T83,T84,T212 | 
Yes | 
T83,T385,T84 | 
INPUT | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T83,T385,T84 | 
Yes | 
T83,T385,T84 | 
OUTPUT | 
| cio_scl_i | 
Yes | 
Yes | 
T52,T12,T14 | 
Yes | 
T52,T12,T14 | 
INPUT | 
| cio_scl_o | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| cio_scl_en_o | 
Yes | 
Yes | 
T12,T14,T201 | 
Yes | 
T12,T14,T201 | 
OUTPUT | 
| cio_sda_i | 
Yes | 
Yes | 
T12,T14,T338 | 
Yes | 
T12,T14,T338 | 
INPUT | 
| cio_sda_o | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| cio_sda_en_o | 
Yes | 
Yes | 
T12,T14,T338 | 
Yes | 
T12,T14,T338 | 
OUTPUT | 
| intr_fmt_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_rx_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_acq_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_rx_overflow_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_controller_halt_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_scl_interference_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_sda_interference_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_stretch_timeout_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_sda_unstable_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_cmd_complete_o | 
Yes | 
Yes | 
T338,T313,T320 | 
Yes | 
T338,T313,T320 | 
OUTPUT | 
| intr_tx_stretch_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_tx_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_acq_stretch_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_unexp_stop_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_host_timeout_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
*Tests covering at least one bit in the range
 
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c2
 | Total | Covered | Percent | 
| Totals | 
54 | 
48 | 
88.89  | 
| Total Bits | 
350 | 
326 | 
93.14  | 
| Total Bits 0->1 | 
175 | 
163 | 
93.14  | 
| Total Bits 1->0 | 
175 | 
163 | 
93.14  | 
 |  |  |  | 
| Ports | 
54 | 
48 | 
88.89  | 
| Port Bits | 
350 | 
326 | 
93.14  | 
| Port Bits 0->1 | 
175 | 
163 | 
93.14  | 
| Port Bits 1->0 | 
175 | 
163 | 
93.14  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| rst_ni | 
Yes | 
Yes | 
T2,T3,T5 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| ram_cfg_i.rf_cfg.cfg[3:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.rf_cfg.cfg_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.rf_cfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.cfg[3:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.cfg_en | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| ram_cfg_i.ram_cfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| tl_i.d_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T383,T12,T14 | 
Yes | 
T383,T12,T14 | 
INPUT | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T383,T12,T14 | 
Yes | 
T383,T12,T14 | 
INPUT | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[6:0] | 
Yes | 
Yes | 
*T78,*T79,*T80 | 
Yes | 
T78,T79,T80 | 
INPUT | 
| tl_i.a_address[16:7] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[17] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[18] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[19] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[29:20] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T50,*T73,*T52 | 
Yes | 
T50,T73,T52 | 
INPUT | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
INPUT | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T50,T52,T81 | 
Yes | 
T50,T52,T81 | 
INPUT | 
| tl_i.a_valid | 
Yes | 
Yes | 
T65,T383,T12 | 
Yes | 
T65,T383,T12 | 
INPUT | 
| tl_o.a_ready | 
Yes | 
Yes | 
T65,T383,T12 | 
Yes | 
T65,T383,T12 | 
OUTPUT | 
| tl_o.d_error | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T12,T14,T330 | 
Yes | 
T12,T14,T330 | 
OUTPUT | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T383,T12,T14 | 
Yes | 
T65,T383,T12 | 
OUTPUT | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T383,T12,T14 | 
Yes | 
T65,T383,T12 | 
OUTPUT | 
| tl_o.d_sink | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T78,*T79,*T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T78,T79,T80 | 
Yes | 
T78,T79,T80 | 
OUTPUT | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T383,*T12,*T14 | 
Yes | 
T383,T12,T14 | 
OUTPUT | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| tl_o.d_valid | 
Yes | 
Yes | 
T65,T383,T12 | 
Yes | 
T65,T383,T12 | 
OUTPUT | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T384,T83,T385 | 
Yes | 
T384,T83,T385 | 
INPUT | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T83,T84,T212 | 
Yes | 
T83,T84,T212 | 
INPUT | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T83,T84,T212 | 
Yes | 
T83,T84,T212 | 
INPUT | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T384,T83,T385 | 
Yes | 
T384,T83,T385 | 
OUTPUT | 
| cio_scl_i | 
Yes | 
Yes | 
T12,T14,T330 | 
Yes | 
T12,T14,T330 | 
INPUT | 
| cio_scl_o | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| cio_scl_en_o | 
Yes | 
Yes | 
T12,T14,T330 | 
Yes | 
T12,T14,T330 | 
OUTPUT | 
| cio_sda_i | 
Yes | 
Yes | 
T12,T14,T330 | 
Yes | 
T12,T14,T330 | 
INPUT | 
| cio_sda_o | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
| cio_sda_en_o | 
Yes | 
Yes | 
T12,T14,T330 | 
Yes | 
T12,T14,T330 | 
OUTPUT | 
| intr_fmt_threshold_o | 
Yes | 
Yes | 
T330,T313,T320 | 
Yes | 
T330,T313,T320 | 
OUTPUT | 
| intr_rx_threshold_o | 
Yes | 
Yes | 
T330,T313,T320 | 
Yes | 
T330,T313,T320 | 
OUTPUT | 
| intr_acq_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_rx_overflow_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_controller_halt_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_scl_interference_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_sda_interference_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_stretch_timeout_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_sda_unstable_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_cmd_complete_o | 
Yes | 
Yes | 
T330,T313,T320 | 
Yes | 
T330,T313,T320 | 
OUTPUT | 
| intr_tx_stretch_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_tx_threshold_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_acq_stretch_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_unexp_stop_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
| intr_host_timeout_o | 
Yes | 
Yes | 
T313,T320,T318 | 
Yes | 
T313,T320,T318 | 
OUTPUT | 
*Tests covering at least one bit in the range