| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 97.94 | 97.94 | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
tb.dut.top_earlgrey.u_sram_ctrl_ret_aon![]()  | 
99.64 | 99.64 | |||||
tb.dut.top_earlgrey.u_sram_ctrl_main![]()  | 
99.65 | 99.65 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 99.64 | 99.64 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 99.64 | 99.64 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 93.94 | 92.47 | 89.34 | 100.00 | top_earlgrey![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 99.65 | 99.65 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 99.65 | 99.65 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 93.94 | 92.47 | 89.34 | 100.00 | top_earlgrey![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 66 | 60 | 90.91 | 
| Total Bits | 1164 | 1140 | 97.94 | 
| Total Bits 0->1 | 582 | 570 | 97.94 | 
| Total Bits 1->0 | 582 | 570 | 97.94 | 
| Ports | 66 | 60 | 90.91 | 
| Port Bits | 1164 | 1140 | 97.94 | 
| Port Bits 0->1 | 582 | 570 | 97.94 | 
| Port Bits 1->0 | 582 | 570 | 97.94 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | 
| clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_otp_ni | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_address[16:0] | Yes | Yes | *T78,*T79,*T80 | Yes | T78,T79,T80 | INPUT | 
| ram_tl_i.a_address[20:17] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_address[22:21] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_address[27:23] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_address[28] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_address[29] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT | 
| ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_opcode[2:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T2,T3,T5 | OUTPUT | 
| ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| ram_tl_o.d_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| ram_tl_o.d_sink | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | 
| ram_tl_o.d_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | 
| ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| ram_tl_o.d_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | 
| ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| ram_tl_o.d_opcode[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | 
| ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| ram_tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| regs_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | 
| regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_data[31:0] | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | 
| regs_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| regs_tl_i.a_address[5:0] | Yes | Yes | *T78,*T79,*T80 | Yes | T78,T79,T80 | INPUT | 
| regs_tl_i.a_address[17:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[20:18] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| regs_tl_i.a_address[21] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[22] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | 
| regs_tl_i.a_address[23] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[24] | Yes | Yes | *T47,*T48,*T186 | Yes | T47,T48,T186 | INPUT | 
| regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | 
| regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_source[5:0] | Yes | Yes | *T50,*T73,*T52 | Yes | T50,T73,T52 | INPUT | 
| regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT | 
| regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_opcode[2:0] | Yes | Yes | T50,T52,T81 | Yes | T50,T52,T81 | INPUT | 
| regs_tl_i.a_valid | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | 
| regs_tl_o.a_ready | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | OUTPUT | 
| regs_tl_o.d_error | Yes | Yes | T78,T80,T82 | Yes | T78,T79,T80 | OUTPUT | 
| regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T186,T182,T183 | Yes | T186,T182,T183 | OUTPUT | 
| regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T186,T44,T45 | Yes | T47,T48,T186 | OUTPUT | 
| regs_tl_o.d_data[31:0] | Yes | Yes | T186,T44,T45 | Yes | T47,T48,T186 | OUTPUT | 
| regs_tl_o.d_sink | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | 
| regs_tl_o.d_source[5:0] | Yes | Yes | *T78,*T79,*T80 | Yes | T257,T78,T79 | OUTPUT | 
| regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| regs_tl_o.d_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | 
| regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| regs_tl_o.d_opcode[0] | Yes | Yes | *T186,*T182,*T183 | Yes | T186,T182,T183 | OUTPUT | 
| regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| regs_tl_o.d_valid | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | OUTPUT | 
| alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| alert_rx_i[0].ack_p | Yes | Yes | T83,T84,T65 | Yes | T83,T84,T65 | INPUT | 
| alert_rx_i[0].ping_n | Yes | Yes | T83,T84,T86 | Yes | T83,T84,T86 | INPUT | 
| alert_rx_i[0].ping_p | Yes | Yes | T83,T84,T86 | Yes | T83,T84,T86 | INPUT | 
| alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| alert_tx_o[0].alert_p | Yes | Yes | T83,T84,T65 | Yes | T83,T84,T65 | OUTPUT | 
| lc_escalate_en_i[3:0] | Yes | Yes | T2,T5,T69 | Yes | T2,T5,T69 | INPUT | 
| lc_hw_debug_en_i[3:0] | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | 
| otp_en_sram_ifetch_i[7:0] | Yes | Yes | T1,T2,T3 | Yes | T2,T3,T5 | INPUT | 
| sram_otp_key_o.req | Yes | Yes | T47,T48,T44 | Yes | T47,T48,T44 | OUTPUT | 
| sram_otp_key_i.seed_valid | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | 
| sram_otp_key_i.nonce[127:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T4 | INPUT | 
| sram_otp_key_i.key[127:0] | Yes | Yes | T1,T3,T4 | Yes | T3,T90,T6 | INPUT | 
| sram_otp_key_i.ack | Yes | Yes | T47,T48,T44 | Yes | T47,T48,T44 | INPUT | 
| cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
| cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
| cfg_i.rf_cfg.test | No | No | No | INPUT | ||
| cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
| cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
| cfg_i.ram_cfg.test | No | No | No | INPUT | 

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 60 | 58 | 96.67 | 
| Total Bits | 1102 | 1098 | 99.64 | 
| Total Bits 0->1 | 551 | 549 | 99.64 | 
| Total Bits 1->0 | 551 | 549 | 99.64 | 
| Ports | 60 | 58 | 96.67 | 
| Port Bits | 1102 | 1098 | 99.64 | 
| Port Bits 0->1 | 551 | 549 | 99.64 | 
| Port Bits 1->0 | 551 | 549 | 99.64 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_ni | Yes | Yes | T2,T5,T6 | Yes | T1,T2,T3 | INPUT | |
| clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_otp_ni | Yes | Yes | T2,T5,T6 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | INPUT | |
| ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[11:0] | Yes | Yes | *T78,*T79,*T80 | Yes | T78,T79,T80 | INPUT | |
| ram_tl_i.a_address[20:12] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_address[22:21] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_source[5:0] | Yes | Yes | *T50,*T73,*T52 | Yes | T50,T73,T52 | INPUT | |
| ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT | |
| ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_opcode[2:0] | Yes | Yes | T50,T52,T81 | Yes | T50,T52,T81 | INPUT | |
| ram_tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T2,T5,T6 | OUTPUT | |
| ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | OUTPUT | |
| ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_data[31:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | OUTPUT | |
| ram_tl_o.d_sink | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | |
| ram_tl_o.d_source[5:0] | Yes | Yes | *T81,*T203,*T204 | Yes | T81,T203,T204 | OUTPUT | |
| ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | |
| ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_opcode[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| regs_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T47,T48,T44 | Yes | T47,T48,T44 | INPUT | |
| regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_data[31:0] | Yes | Yes | T47,T48,T44 | Yes | T47,T48,T44 | INPUT | |
| regs_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_address[5:0] | Yes | Yes | *T78,*T79,*T80 | Yes | T78,T79,T80 | INPUT | |
| regs_tl_i.a_address[19:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[20] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_address[21] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[22] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_source[5:0] | Yes | Yes | *T50,*T73,*T52 | Yes | T50,T73,T52 | INPUT | |
| regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT | |
| regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_opcode[2:0] | Yes | Yes | T50,T52,T81 | Yes | T50,T52,T81 | INPUT | |
| regs_tl_i.a_valid | Yes | Yes | T47,T48,T44 | Yes | T47,T48,T44 | INPUT | |
| regs_tl_o.a_ready | Yes | Yes | T47,T48,T44 | Yes | T47,T48,T44 | OUTPUT | |
| regs_tl_o.d_error | Yes | Yes | T78,T80,T210 | Yes | T78,T79,T80 | OUTPUT | |
| regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T182,T183,T184 | Yes | T182,T183,T184 | OUTPUT | |
| regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T44,T45,T46 | Yes | T47,T48,T44 | OUTPUT | |
| regs_tl_o.d_data[31:0] | Yes | Yes | T44,T45,T46 | Yes | T47,T48,T44 | OUTPUT | |
| regs_tl_o.d_sink | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | |
| regs_tl_o.d_source[5:0] | Yes | Yes | *T78,*T79,*T80 | Yes | T78,T79,T80 | OUTPUT | |
| regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | |
| regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_opcode[0] | Yes | Yes | *T182,*T183,*T184 | Yes | T182,T183,T184 | OUTPUT | |
| regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_valid | Yes | Yes | T47,T48,T44 | Yes | T47,T48,T44 | OUTPUT | |
| alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| alert_rx_i[0].ack_p | Yes | Yes | T83,T84,T65 | Yes | T83,T84,T65 | INPUT | |
| alert_rx_i[0].ping_n | Yes | Yes | T83,T84,T163 | Yes | T83,T84,T163 | INPUT | |
| alert_rx_i[0].ping_p | Yes | Yes | T83,T84,T163 | Yes | T83,T84,T163 | INPUT | |
| alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| alert_tx_o[0].alert_p | Yes | Yes | T83,T84,T65 | Yes | T83,T84,T65 | OUTPUT | |
| lc_escalate_en_i[3:0] | Yes | Yes | T2,T5,T69 | Yes | T2,T5,T69 | INPUT | |
| lc_hw_debug_en_i[3:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| otp_en_sram_ifetch_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| sram_otp_key_o.req | Yes | Yes | T182,T183,T184 | Yes | T182,T183,T184 | OUTPUT | |
| sram_otp_key_i.seed_valid | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | |
| sram_otp_key_i.nonce[127:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T4 | INPUT | |
| sram_otp_key_i.key[127:0] | Yes | Yes | T1,T3,T4 | Yes | T3,T90,T6 | INPUT | |
| sram_otp_key_i.ack | Yes | Yes | T182,T183,T184 | Yes | T182,T183,T184 | INPUT | |
| cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.test | No | No | No | INPUT | |||
| cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.test | No | No | No | INPUT | 

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 62 | 60 | 96.77 | 
| Total Bits | 1136 | 1132 | 99.65 | 
| Total Bits 0->1 | 568 | 566 | 99.65 | 
| Total Bits 1->0 | 568 | 566 | 99.65 | 
| Ports | 62 | 60 | 96.77 | 
| Port Bits | 1136 | 1132 | 99.65 | 
| Port Bits 0->1 | 568 | 566 | 99.65 | 
| Port Bits 1->0 | 568 | 566 | 99.65 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_ni | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | |
| clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_otp_ni | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[16:0] | Yes | Yes | *T78,*T79,*T80 | Yes | T78,T79,T80 | INPUT | |
| ram_tl_i.a_address[27:17] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_address[28] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[31:29] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT | |
| ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_opcode[2:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T2,T3,T5 | OUTPUT | |
| ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_sink | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | |
| ram_tl_o.d_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | |
| ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_opcode[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| regs_tl_i.d_ready | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | |
| regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | |
| regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | |
| regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_data[31:0] | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | |
| regs_tl_i.a_mask[3:0] | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | |
| regs_tl_i.a_address[5:0] | Yes | Yes | *T78,*T79,*T80 | Yes | T78,T79,T80 | INPUT | |
| regs_tl_i.a_address[17:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[20:18] | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | |
| regs_tl_i.a_address[23:21] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[24] | Yes | Yes | *T47,*T48,*T186 | Yes | T47,T48,T186 | INPUT | |
| regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[30] | Yes | Yes | *T47,*T48,*T186 | Yes | T47,T48,T186 | INPUT | |
| regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_source[5:0] | Yes | Yes | *T257,*T78,*T79 | Yes | T257,T78,T79 | INPUT | |
| regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT | |
| regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_opcode[2:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | INPUT | |
| regs_tl_i.a_valid | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | INPUT | |
| regs_tl_o.a_ready | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | OUTPUT | |
| regs_tl_o.d_error | Yes | Yes | T78,T80,T82 | Yes | T78,T80,T389 | OUTPUT | |
| regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T186,T187,T299 | Yes | T186,T187,T299 | OUTPUT | |
| regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T186,T44,T45 | Yes | T47,T48,T186 | OUTPUT | |
| regs_tl_o.d_data[31:0] | Yes | Yes | T186,T44,T45 | Yes | T47,T48,T186 | OUTPUT | |
| regs_tl_o.d_sink | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | |
| regs_tl_o.d_source[5:0] | Yes | Yes | *T78,*T79,*T80 | Yes | T257,T78,T79 | OUTPUT | |
| regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_size[1:0] | Yes | Yes | T78,T79,T80 | Yes | T78,T79,T80 | OUTPUT | |
| regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_opcode[0] | Yes | Yes | *T186,*T182,*T183 | Yes | T186,T182,T183 | OUTPUT | |
| regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_valid | Yes | Yes | T47,T48,T186 | Yes | T47,T48,T186 | OUTPUT | |
| alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| alert_rx_i[0].ack_p | Yes | Yes | T83,T84,T65 | Yes | T83,T84,T65 | INPUT | |
| alert_rx_i[0].ping_n | Yes | Yes | T83,T84,T86 | Yes | T83,T84,T86 | INPUT | |
| alert_rx_i[0].ping_p | Yes | Yes | T83,T84,T86 | Yes | T83,T84,T86 | INPUT | |
| alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| alert_tx_o[0].alert_p | Yes | Yes | T83,T84,T65 | Yes | T83,T84,T65 | OUTPUT | |
| lc_escalate_en_i[3:0] | Yes | Yes | T2,T5,T69 | Yes | T2,T5,T69 | INPUT | |
| lc_hw_debug_en_i[3:0] | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | |
| otp_en_sram_ifetch_i[7:0] | Yes | Yes | T1,T2,T3 | Yes | T2,T3,T5 | INPUT | |
| sram_otp_key_o.req | Yes | Yes | T47,T48,T44 | Yes | T47,T48,T44 | OUTPUT | |
| sram_otp_key_i.seed_valid | Yes | Yes | T2,T3,T5 | Yes | T1,T2,T3 | INPUT | |
| sram_otp_key_i.nonce[127:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T4 | INPUT | |
| sram_otp_key_i.key[127:0] | Yes | Yes | T1,T3,T4 | Yes | T3,T90,T6 | INPUT | |
| sram_otp_key_i.ack | Yes | Yes | T47,T48,T44 | Yes | T47,T48,T44 | INPUT | |
| cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.test | No | No | No | INPUT | |||
| cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.test | No | No | No | INPUT | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |