Line Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| ALWAYS | 71 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 | 
| ALWAYS | 115 | 9 | 9 | 100.00 | 
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 65 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
| 74 | 
1 | 
1 | 
| 75 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 85 | 
1 | 
1 | 
| 109 | 
1 | 
1 | 
| 115 | 
1 | 
1 | 
| 116 | 
1 | 
1 | 
| 117 | 
1 | 
1 | 
| 118 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
| 125 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 135 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 150 | 
1 | 
1 | 
| 155 | 
1 | 
1 | 
| 156 | 
1 | 
1 | 
| 200 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 14 | 12 | 85.71 | 
| Logical | 14 | 12 | 85.71 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T50,T52,T53 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T50,T16,T52 | 
| 1 | 1 | Covered | T50,T16,T52 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T16,T18,T27 | 
| 1 | 0 | Covered | T50,T16,T52 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T50,T16,T52 | 
| 1 | 1 | Covered | T50,T16,T52 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T16,T18,T27 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 13 | 12 | 92.31 | 
| Logical | 13 | 12 | 92.31 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T50,T16,T52 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T50,T16,T18 | 
| 1 | 1 | Covered | T50,T16,T18 | 
 LINE       123
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
| -1- | -2- | Status | Tests |                       
| 0 | - | Covered | T50,T16,T18 | 
| 1 | - | Covered | T16,T18,T27 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T50,T16,T18 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T50,T16,T18 | 
| 1 | 1 | Covered | T50,T16,T18 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| IF | 
71 | 
4 | 
4 | 
100.00 | 
| IF | 
115 | 
4 | 
4 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	if ((!rst_src_ni))
-2-:	73	if (src_req)
-3-:	75	if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T50,T16,T18 | 
| 0 | 
0 | 
1 | 
Covered | 
T50,T16,T18 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	115	if ((!rst_src_ni))
-2-:	118	if (src_req)
-3-:	125	if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T50,T16,T18 | 
| 0 | 
0 | 
1 | 
Covered | 
T50,T16,T18 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
3615344 | 
0 | 
0 | 
| T16 | 
1077425 | 
2495 | 
0 | 
0 | 
| T18 | 
0 | 
665 | 
0 | 
0 | 
| T21 | 
0 | 
1464 | 
0 | 
0 | 
| T27 | 
0 | 
1730 | 
0 | 
0 | 
| T50 | 
6168250 | 
1463 | 
0 | 
0 | 
| T52 | 
0 | 
2165 | 
0 | 
0 | 
| T54 | 
0 | 
790 | 
0 | 
0 | 
| T55 | 
0 | 
788 | 
0 | 
0 | 
| T56 | 
0 | 
734 | 
0 | 
0 | 
| T58 | 
0 | 
1613 | 
0 | 
0 | 
| T59 | 
0 | 
386 | 
0 | 
0 | 
| T61 | 
0 | 
877 | 
0 | 
0 | 
| T62 | 
0 | 
1390 | 
0 | 
0 | 
| T64 | 
0 | 
2285 | 
0 | 
0 | 
| T73 | 
3302650 | 
0 | 
0 | 
0 | 
| T107 | 
1491875 | 
0 | 
0 | 
0 | 
| T108 | 
3738550 | 
0 | 
0 | 
0 | 
| T109 | 
1247175 | 
0 | 
0 | 
0 | 
| T110 | 
1231600 | 
0 | 
0 | 
0 | 
| T146 | 
0 | 
6629 | 
0 | 
0 | 
| T147 | 
0 | 
15334 | 
0 | 
0 | 
| T177 | 
4482800 | 
0 | 
0 | 
0 | 
| T293 | 
1516725 | 
0 | 
0 | 
0 | 
| T294 | 
3447850 | 
0 | 
0 | 
0 | 
| T382 | 
0 | 
3008 | 
0 | 
0 | 
| T390 | 
0 | 
1328 | 
0 | 
0 | 
| T395 | 
0 | 
10090 | 
0 | 
0 | 
| T401 | 
0 | 
2177 | 
0 | 
0 | 
| T402 | 
0 | 
1487 | 
0 | 
0 | 
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
47223625 | 
41574575 | 
0 | 
0 | 
| T1 | 
10200 | 
5875 | 
0 | 
0 | 
| T2 | 
18250 | 
13925 | 
0 | 
0 | 
| T3 | 
28200 | 
23875 | 
0 | 
0 | 
| T4 | 
27425 | 
23075 | 
0 | 
0 | 
| T5 | 
24100 | 
19725 | 
0 | 
0 | 
| T6 | 
26225 | 
18825 | 
0 | 
0 | 
| T15 | 
17325 | 
13025 | 
0 | 
0 | 
| T90 | 
9825 | 
5500 | 
0 | 
0 | 
| T91 | 
18625 | 
14275 | 
0 | 
0 | 
| T92 | 
18975 | 
14700 | 
0 | 
0 | 
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
8939 | 
0 | 
0 | 
| T16 | 
1077425 | 
7 | 
0 | 
0 | 
| T18 | 
0 | 
2 | 
0 | 
0 | 
| T21 | 
0 | 
4 | 
0 | 
0 | 
| T27 | 
0 | 
6 | 
0 | 
0 | 
| T50 | 
6168250 | 
5 | 
0 | 
0 | 
| T52 | 
0 | 
5 | 
0 | 
0 | 
| T54 | 
0 | 
2 | 
0 | 
0 | 
| T55 | 
0 | 
2 | 
0 | 
0 | 
| T56 | 
0 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
5 | 
0 | 
0 | 
| T59 | 
0 | 
1 | 
0 | 
0 | 
| T61 | 
0 | 
2 | 
0 | 
0 | 
| T62 | 
0 | 
4 | 
0 | 
0 | 
| T64 | 
0 | 
8 | 
0 | 
0 | 
| T73 | 
3302650 | 
0 | 
0 | 
0 | 
| T107 | 
1491875 | 
0 | 
0 | 
0 | 
| T108 | 
3738550 | 
0 | 
0 | 
0 | 
| T109 | 
1247175 | 
0 | 
0 | 
0 | 
| T110 | 
1231600 | 
0 | 
0 | 
0 | 
| T146 | 
0 | 
17 | 
0 | 
0 | 
| T147 | 
0 | 
39 | 
0 | 
0 | 
| T177 | 
4482800 | 
0 | 
0 | 
0 | 
| T293 | 
1516725 | 
0 | 
0 | 
0 | 
| T294 | 
3447850 | 
0 | 
0 | 
0 | 
| T382 | 
0 | 
8 | 
0 | 
0 | 
| T390 | 
0 | 
3 | 
0 | 
0 | 
| T395 | 
0 | 
23 | 
0 | 
0 | 
| T401 | 
0 | 
6 | 
0 | 
0 | 
| T402 | 
0 | 
4 | 
0 | 
0 | 
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
434700 | 
425475 | 
0 | 
0 | 
| T2 | 
1390375 | 
1374900 | 
0 | 
0 | 
| T3 | 
1190625 | 
1182850 | 
0 | 
0 | 
| T4 | 
2361350 | 
2353025 | 
0 | 
0 | 
| T5 | 
1460150 | 
1448400 | 
0 | 
0 | 
| T6 | 
1267750 | 
1238425 | 
0 | 
0 | 
| T15 | 
1386000 | 
1373275 | 
0 | 
0 | 
| T90 | 
511050 | 
499475 | 
0 | 
0 | 
| T91 | 
1635975 | 
1620050 | 
0 | 
0 | 
| T92 | 
1467000 | 
1458525 | 
0 | 
0 |