SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
91.90 | 80.00 | 100.00 | 95.71 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut | 92.83 | 80.00 | 100.00 | 98.48 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
92.83 | 80.00 | 100.00 | 98.48 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
95.66 | 95.56 | 94.49 | 95.31 | 95.42 | 97.53 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
tb |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
top_earlgrey | 95.42 | 95.50 | 94.06 | 95.31 | 95.24 | 97.02 | |
u_ast | 93.28 | 93.28 | |||||
u_padring | 99.04 | 99.21 | 99.81 | 96.57 | 99.60 | 100.00 | |
u_prim_usb_diff_rx | 96.30 | 100.00 | 88.89 | 100.00 |
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 25 | 20 | 80.00 | |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
CONT_ASSIGN | 857 | 1 | 0 | 0.00 |
CONT_ASSIGN | 870 | 1 | 0 | 0.00 |
CONT_ASSIGN | 899 | 1 | 0 | 0.00 |
CONT_ASSIGN | 907 | 1 | 0 | 0.00 |
CONT_ASSIGN | 914 | 1 | 1 | 100.00 |
CONT_ASSIGN | 917 | 1 | 1 | 100.00 |
CONT_ASSIGN | 923 | 1 | 1 | 100.00 |
CONT_ASSIGN | 925 | 1 | 1 | 100.00 |
CONT_ASSIGN | 929 | 1 | 0 | 0.00 |
CONT_ASSIGN | 932 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1097 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1098 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1099 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1124 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1127 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1132 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1134 | 1 | 1 | 100.00 |
Line No. | Covered | Statements | |
---|---|---|---|
282 | 1 | 1 | |
283 | 1 | 1 | |
857 | 0 | 1 | |
870 | 0 | 1 | |
899 | 0 | 1 | |
907 | 0 | 1 | |
914 | 1 | 1 | |
917 | 1 | 1 | |
923 | 1 | 1 | |
925 | 1 | 1 | |
929 | 0 | 1 | |
932 | 1 | 1 | |
1097 | 1 | 1 | |
1098 | 1 | 1 | |
1099 | 1 | 1 | |
1100 | 1 | 1 | |
1107 | 1 | 1 | |
1124 | 1 | 1 | |
1125 | 1 | 1 | |
1126 | 1 | 1 | |
1127 | 1 | 1 | |
1131 | 1 | 1 | |
1132 | 1 | 1 | |
1133 | 1 | 1 | |
1134 | 1 | 1 |
Total | Covered | Percent | |
---|---|---|---|
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 |
LINE 79 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry) -----------------------------------1-----------------------------------
-1- | Status | Tests |
---|---|---|
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T68,T324 |
Total | Covered | Percent | |
---|---|---|---|
Totals | 70 | 64 | 91.43 |
Total Bits | 140 | 134 | 95.71 |
Total Bits 0->1 | 70 | 70 | 100.00 |
Total Bits 1->0 | 70 | 64 | 91.43 |
Ports | 70 | 64 | 91.43 |
Port Bits | 140 | 134 | 95.71 |
Port Bits 0->1 | 70 | 70 | 100.00 |
Port Bits 1->0 | 70 | 64 | 91.43 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
POR_N | Yes | Yes | T6,T7,T8 | Yes | T1,T2,T3 | INOUT |
USB_P | Yes | Yes | T88,T19,T10 | Yes | T19,T75,T25 | INOUT |
USB_N | Yes | Yes | T19,T75,T25 | Yes | T19,T9,T10 | INOUT |
CC1 | No | No | Yes | T9,T10,T11 | INOUT | |
CC2 | No | No | Yes | T9,T10,T11 | INOUT | |
FLASH_TEST_VOLT | No | No | Yes | T9,T10,T11 | INOUT | |
FLASH_TEST_MODE0 | No | No | Yes | T9,T10,T11 | INOUT | |
FLASH_TEST_MODE1 | No | No | Yes | T9,T10,T11 | INOUT | |
OTP_EXT_VOLT | No | No | Yes | T9,T10,T11 | INOUT | |
SPI_HOST_D0 | Yes | Yes | T12,T13,T14 | Yes | T12,T9,T13 | INOUT |
SPI_HOST_D1 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT |
SPI_HOST_D2 | Yes | Yes | T12,T13,T14 | Yes | T12,T9,T13 | INOUT |
SPI_HOST_D3 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT |
SPI_HOST_CLK | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT |
SPI_HOST_CS_L | Yes | Yes | T12,T13,T14 | Yes | T12,T9,T13 | INOUT |
SPI_DEV_D0 | Yes | Yes | T73,T89,T40 | Yes | T73,T89,T40 | INOUT |
SPI_DEV_D1 | Yes | Yes | T73,T89,T40 | Yes | T73,T89,T40 | INOUT |
SPI_DEV_D2 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT |
SPI_DEV_D3 | Yes | Yes | T12,T13,T14 | Yes | T12,T9,T13 | INOUT |
SPI_DEV_CLK | Yes | Yes | T73,T89,T40 | Yes | T73,T89,T40 | INOUT |
SPI_DEV_CS_L | Yes | Yes | T73,T89,T12 | Yes | T73,T89,T12 | INOUT |
IOR8 | Yes | Yes | T91,T207,T9 | Yes | T91,T207,T9 | INOUT |
IOR9 | Yes | Yes | T91,T22,T23 | Yes | T3,T91,T207 | INOUT |
IOA0 | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | INOUT |
IOA1 | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | INOUT |
IOA2 | Yes | Yes | T92,T115,T16 | Yes | T92,T115,T16 | INOUT |
IOA3 | Yes | Yes | T16,T17,T27 | Yes | T16,T17,T27 | INOUT |
IOA4 | Yes | Yes | T149,T16,T17 | Yes | T149,T16,T17 | INOUT |
IOA5 | Yes | Yes | T149,T16,T17 | Yes | T149,T16,T17 | INOUT |
IOA6 | Yes | Yes | T16,T17,T27 | Yes | T16,T17,T27 | INOUT |
IOA7 | Yes | Yes | T213,T16,T17 | Yes | T213,T16,T17 | INOUT |
IOA8 | Yes | Yes | T213,T16,T17 | Yes | T213,T16,T17 | INOUT |
IOB0 | Yes | Yes | T35,T12,T14 | Yes | T35,T12,T14 | INOUT |
IOB1 | Yes | Yes | T35,T12,T14 | Yes | T35,T12,T14 | INOUT |
IOB2 | Yes | Yes | T12,T14,T201 | Yes | T12,T9,T14 | INOUT |
IOB3 | Yes | Yes | T91,T207,T35 | Yes | T91,T207,T35 | INOUT |
IOB4 | Yes | Yes | T35,T214,T334 | Yes | T35,T214,T334 | INOUT |
IOB5 | Yes | Yes | T214,T12,T9 | Yes | T214,T12,T9 | INOUT |
IOB6 | Yes | Yes | T91,T207,T17 | Yes | T91,T207,T17 | INOUT |
IOB7 | Yes | Yes | T18,T17,T87 | Yes | T3,T18,T17 | INOUT |
IOB8 | Yes | Yes | T91,T207,T17 | Yes | T91,T207,T17 | INOUT |
IOB9 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT |
IOB10 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT |
IOB11 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT |
IOB12 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT |
IOC0 | Yes | Yes | T47,T48,T73 | Yes | T73,T89,T46 | INOUT |
IOC1 | Yes | Yes | T73,T89,T205 | Yes | T73,T89,T9 | INOUT |
IOC2 | Yes | Yes | T73,T89,T205 | Yes | T73,T89,T206 | INOUT |
IOC3 | Yes | Yes | T108,T216,T327 | Yes | T108,T216,T327 | INOUT |
IOC4 | Yes | Yes | T47,T48,T108 | Yes | T47,T48,T108 | INOUT |
IOC5 | Yes | Yes | T73,T71,T366 | Yes | T51,T73,T74 | INOUT |
IOC6 | Yes | Yes | T6,T49,T109 | Yes | T6,T49,T109 | INOUT |
IOC7 | Yes | Yes | T91,T207,T24 | Yes | T91,T207,T88 | INOUT |
IOC8 | Yes | Yes | T153,T70,T71 | Yes | T73,T74,T70 | INOUT |
IOC9 | Yes | Yes | T3,T207,T17 | Yes | T3,T207,T17 | INOUT |
IOC10 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT |
IOC11 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT |
IOC12 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT |
IOR0 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT |
IOR1 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT |
IOR2 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT |
IOR3 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT |
IOR4 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT |
IOR5 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT |
IOR6 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT |
IOR7 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT |
IOR10 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT |
IOR11 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT |
IOR12 | Yes | Yes | T17,T87,T28 | Yes | T17,T87,T9 | INOUT |
IOR13 | Yes | Yes | T91,T51,T207 | Yes | T91,T51,T207 | INOUT |
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 25 | 20 | 80.00 | |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
CONT_ASSIGN | 857 | 1 | 0 | 0.00 |
CONT_ASSIGN | 870 | 1 | 0 | 0.00 |
CONT_ASSIGN | 899 | 1 | 0 | 0.00 |
CONT_ASSIGN | 907 | 1 | 0 | 0.00 |
CONT_ASSIGN | 914 | 1 | 1 | 100.00 |
CONT_ASSIGN | 917 | 1 | 1 | 100.00 |
CONT_ASSIGN | 923 | 1 | 1 | 100.00 |
CONT_ASSIGN | 925 | 1 | 1 | 100.00 |
CONT_ASSIGN | 929 | 1 | 0 | 0.00 |
CONT_ASSIGN | 932 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1097 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1098 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1099 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1107 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1124 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1127 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1132 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 1134 | 1 | 1 | 100.00 |
Line No. | Covered | Statements | |
---|---|---|---|
282 | 1 | 1 | |
283 | 1 | 1 | |
857 | 0 | 1 | |
870 | 0 | 1 | |
899 | 0 | 1 | |
907 | 0 | 1 | |
914 | 1 | 1 | |
917 | 1 | 1 | |
923 | 1 | 1 | |
925 | 1 | 1 | |
929 | 0 | 1 | |
932 | 1 | 1 | |
1097 | 1 | 1 | |
1098 | 1 | 1 | |
1099 | 1 | 1 | |
1100 | 1 | 1 | |
1107 | 1 | 1 | |
1124 | 1 | 1 | |
1125 | 1 | 1 | |
1126 | 1 | 1 | |
1127 | 1 | 1 | |
1131 | 1 | 1 | |
1132 | 1 | 1 | |
1133 | 1 | 1 | |
1134 | 1 | 1 |
Total | Covered | Percent | |
---|---|---|---|
Conditions | 2 | 2 | 100.00 |
Logical | 2 | 2 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 |
LINE 79 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry) -----------------------------------1-----------------------------------
-1- | Status | Tests |
---|---|---|
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T68,T324 |
Total | Covered | Percent | |
---|---|---|---|
Totals | 66 | 64 | 96.97 |
Total Bits | 132 | 130 | 98.48 |
Total Bits 0->1 | 66 | 66 | 100.00 |
Total Bits 1->0 | 66 | 64 | 96.97 |
Ports | 66 | 64 | 96.97 |
Port Bits | 132 | 130 | 98.48 |
Port Bits 0->1 | 66 | 66 | 100.00 |
Port Bits 1->0 | 66 | 64 | 96.97 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
POR_N | Yes | Yes | T6,T7,T8 | Yes | T1,T2,T3 | INOUT | |
USB_P | Yes | Yes | T88,T19,T10 | Yes | T19,T75,T25 | INOUT | |
USB_N | Yes | Yes | T19,T75,T25 | Yes | T19,T9,T10 | INOUT | |
CC1 | No | No | Yes | T9,T10,T11 | INOUT | ||
CC2 | No | No | Yes | T9,T10,T11 | INOUT | ||
FLASH_TEST_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
FLASH_TEST_MODE0[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
FLASH_TEST_MODE1[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
OTP_EXT_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV. | ||
SPI_HOST_D0 | Yes | Yes | T12,T13,T14 | Yes | T12,T9,T13 | INOUT | |
SPI_HOST_D1 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT | |
SPI_HOST_D2 | Yes | Yes | T12,T13,T14 | Yes | T12,T9,T13 | INOUT | |
SPI_HOST_D3 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT | |
SPI_HOST_CLK | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT | |
SPI_HOST_CS_L | Yes | Yes | T12,T13,T14 | Yes | T12,T9,T13 | INOUT | |
SPI_DEV_D0 | Yes | Yes | T73,T89,T40 | Yes | T73,T89,T40 | INOUT | |
SPI_DEV_D1 | Yes | Yes | T73,T89,T40 | Yes | T73,T89,T40 | INOUT | |
SPI_DEV_D2 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT | |
SPI_DEV_D3 | Yes | Yes | T12,T13,T14 | Yes | T12,T9,T13 | INOUT | |
SPI_DEV_CLK | Yes | Yes | T73,T89,T40 | Yes | T73,T89,T40 | INOUT | |
SPI_DEV_CS_L | Yes | Yes | T73,T89,T12 | Yes | T73,T89,T12 | INOUT | |
IOR8 | Yes | Yes | T91,T207,T9 | Yes | T91,T207,T9 | INOUT | |
IOR9 | Yes | Yes | T91,T22,T23 | Yes | T3,T91,T207 | INOUT | |
IOA0 | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | INOUT | |
IOA1 | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | INOUT | |
IOA2 | Yes | Yes | T92,T115,T16 | Yes | T92,T115,T16 | INOUT | |
IOA3 | Yes | Yes | T16,T17,T27 | Yes | T16,T17,T27 | INOUT | |
IOA4 | Yes | Yes | T149,T16,T17 | Yes | T149,T16,T17 | INOUT | |
IOA5 | Yes | Yes | T149,T16,T17 | Yes | T149,T16,T17 | INOUT | |
IOA6 | Yes | Yes | T16,T17,T27 | Yes | T16,T17,T27 | INOUT | |
IOA7 | Yes | Yes | T213,T16,T17 | Yes | T213,T16,T17 | INOUT | |
IOA8 | Yes | Yes | T213,T16,T17 | Yes | T213,T16,T17 | INOUT | |
IOB0 | Yes | Yes | T35,T12,T14 | Yes | T35,T12,T14 | INOUT | |
IOB1 | Yes | Yes | T35,T12,T14 | Yes | T35,T12,T14 | INOUT | |
IOB2 | Yes | Yes | T12,T14,T201 | Yes | T12,T9,T14 | INOUT | |
IOB3 | Yes | Yes | T91,T207,T35 | Yes | T91,T207,T35 | INOUT | |
IOB4 | Yes | Yes | T35,T214,T334 | Yes | T35,T214,T334 | INOUT | |
IOB5 | Yes | Yes | T214,T12,T9 | Yes | T214,T12,T9 | INOUT | |
IOB6 | Yes | Yes | T91,T207,T17 | Yes | T91,T207,T17 | INOUT | |
IOB7 | Yes | Yes | T18,T17,T87 | Yes | T3,T18,T17 | INOUT | |
IOB8 | Yes | Yes | T91,T207,T17 | Yes | T91,T207,T17 | INOUT | |
IOB9 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT | |
IOB10 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT | |
IOB11 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT | |
IOB12 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT | |
IOC0 | Yes | Yes | T47,T48,T73 | Yes | T73,T89,T46 | INOUT | |
IOC1 | Yes | Yes | T73,T89,T205 | Yes | T73,T89,T9 | INOUT | |
IOC2 | Yes | Yes | T73,T89,T205 | Yes | T73,T89,T206 | INOUT | |
IOC3 | Yes | Yes | T108,T216,T327 | Yes | T108,T216,T327 | INOUT | |
IOC4 | Yes | Yes | T47,T48,T108 | Yes | T47,T48,T108 | INOUT | |
IOC5 | Yes | Yes | T73,T71,T366 | Yes | T51,T73,T74 | INOUT | |
IOC6 | Yes | Yes | T6,T49,T109 | Yes | T6,T49,T109 | INOUT | |
IOC7 | Yes | Yes | T91,T207,T24 | Yes | T91,T207,T88 | INOUT | |
IOC8 | Yes | Yes | T153,T70,T71 | Yes | T73,T74,T70 | INOUT | |
IOC9 | Yes | Yes | T3,T207,T17 | Yes | T3,T207,T17 | INOUT | |
IOC10 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT | |
IOC11 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT | |
IOC12 | Yes | Yes | T92,T115,T113 | Yes | T92,T115,T113 | INOUT | |
IOR0 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT | |
IOR1 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT | |
IOR2 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT | |
IOR3 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT | |
IOR4 | Yes | Yes | T6,T51,T49 | Yes | T6,T51,T49 | INOUT | |
IOR5 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT | |
IOR6 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT | |
IOR7 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT | |
IOR10 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT | |
IOR11 | Yes | Yes | T17,T87,T12 | Yes | T17,T87,T12 | INOUT | |
IOR12 | Yes | Yes | T17,T87,T28 | Yes | T17,T87,T9 | INOUT | |
IOR13 | Yes | Yes | T91,T51,T207 | Yes | T91,T51,T207 | INOUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |