Line Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 31 | 
1 | 
1 | 
| 32 | 
1 | 
1 | 
| 34 | 
1 | 
1 | 
| 49 | 
 | 
unreachable | 
| 52 | 
 | 
unreachable | 
| 55 | 
 | 
unreachable | 
| 56 | 
 | 
unreachable | 
| 58 | 
 | 
unreachable | 
| 89 | 
1 | 
1 | 
| 90 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_pulse_sync
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T55,T56 | 
| 1 | 0 | Covered | T20,T55,T56 | 
| 1 | 1 | Covered | T20,T55,T56 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T55,T56 | 
| 1 | 0 | Covered | T20,T55,T56 | 
| 1 | 1 | Covered | T20,T55,T56 | 
Branch Coverage for Module : 
prim_pulse_sync
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	31	if ((!rst_src_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	89	if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
17118 | 
0 | 
0 | 
| T17 | 
404 | 
0 | 
0 | 
0 | 
| T20 | 
1286 | 
2 | 
0 | 
0 | 
| T22 | 
0 | 
2 | 
0 | 
0 | 
| T29 | 
0 | 
6 | 
0 | 
0 | 
| T48 | 
315586 | 
0 | 
0 | 
0 | 
| T55 | 
41923 | 
7 | 
0 | 
0 | 
| T56 | 
0 | 
6 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
2 | 
0 | 
0 | 
| T59 | 
246388 | 
3 | 
0 | 
0 | 
| T60 | 
0 | 
7 | 
0 | 
0 | 
| T62 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
1119 | 
0 | 
0 | 
0 | 
| T75 | 
4028 | 
0 | 
0 | 
0 | 
| T78 | 
164188 | 
0 | 
0 | 
0 | 
| T95 | 
0 | 
4 | 
0 | 
0 | 
| T96 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
686 | 
0 | 
0 | 
0 | 
| T98 | 
510 | 
0 | 
0 | 
0 | 
| T99 | 
1600 | 
0 | 
0 | 
0 | 
| T100 | 
926 | 
0 | 
0 | 
0 | 
| T101 | 
365 | 
0 | 
0 | 
0 | 
| T102 | 
1591 | 
0 | 
0 | 
0 | 
| T104 | 
0 | 
4 | 
0 | 
0 | 
| T124 | 
40510 | 
0 | 
0 | 
0 | 
| T139 | 
35249 | 
0 | 
0 | 
0 | 
| T141 | 
0 | 
3 | 
0 | 
0 | 
| T142 | 
0 | 
18 | 
0 | 
0 | 
| T143 | 
0 | 
2 | 
0 | 
0 | 
| T190 | 
44239 | 
0 | 
0 | 
0 | 
| T310 | 
33838 | 
0 | 
0 | 
0 | 
| T376 | 
0 | 
10 | 
0 | 
0 | 
| T378 | 
0 | 
3 | 
0 | 
0 | 
| T379 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
1 | 
0 | 
0 | 
| T397 | 
18896 | 
0 | 
0 | 
0 | 
| T402 | 
0 | 
2 | 
0 | 
0 | 
| T403 | 
106508 | 
0 | 
0 | 
0 | 
| T404 | 
17547 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
17130 | 
0 | 
0 | 
| T17 | 
24799 | 
0 | 
0 | 
0 | 
| T20 | 
48650 | 
2 | 
0 | 
0 | 
| T22 | 
0 | 
2 | 
0 | 
0 | 
| T29 | 
0 | 
7 | 
0 | 
0 | 
| T48 | 
315586 | 
0 | 
0 | 
0 | 
| T55 | 
41923 | 
7 | 
0 | 
0 | 
| T56 | 
0 | 
7 | 
0 | 
0 | 
| T57 | 
0 | 
2 | 
0 | 
0 | 
| T58 | 
0 | 
2 | 
0 | 
0 | 
| T59 | 
2337 | 
3 | 
0 | 
0 | 
| T60 | 
0 | 
7 | 
0 | 
0 | 
| T62 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
48693 | 
0 | 
0 | 
0 | 
| T75 | 
223542 | 
0 | 
0 | 
0 | 
| T78 | 
164188 | 
0 | 
0 | 
0 | 
| T95 | 
0 | 
4 | 
0 | 
0 | 
| T96 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
52367 | 
0 | 
0 | 
0 | 
| T98 | 
37838 | 
0 | 
0 | 
0 | 
| T99 | 
160662 | 
0 | 
0 | 
0 | 
| T100 | 
90124 | 
0 | 
0 | 
0 | 
| T101 | 
19642 | 
0 | 
0 | 
0 | 
| T102 | 
157594 | 
0 | 
0 | 
0 | 
| T104 | 
0 | 
4 | 
0 | 
0 | 
| T124 | 
40510 | 
0 | 
0 | 
0 | 
| T139 | 
35249 | 
0 | 
0 | 
0 | 
| T141 | 
0 | 
3 | 
0 | 
0 | 
| T142 | 
0 | 
18 | 
0 | 
0 | 
| T143 | 
0 | 
2 | 
0 | 
0 | 
| T190 | 
44239 | 
0 | 
0 | 
0 | 
| T310 | 
33838 | 
0 | 
0 | 
0 | 
| T376 | 
0 | 
10 | 
0 | 
0 | 
| T378 | 
0 | 
3 | 
0 | 
0 | 
| T379 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
1 | 
0 | 
0 | 
| T397 | 
18896 | 
0 | 
0 | 
0 | 
| T402 | 
0 | 
2 | 
0 | 
0 | 
| T403 | 
106508 | 
0 | 
0 | 
0 | 
| T404 | 
17547 | 
0 | 
0 | 
0 |