Line Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| ALWAYS | 71 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 | 
| ALWAYS | 115 | 9 | 9 | 100.00 | 
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 65 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
| 74 | 
1 | 
1 | 
| 75 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 85 | 
1 | 
1 | 
| 109 | 
1 | 
1 | 
| 115 | 
1 | 
1 | 
| 116 | 
1 | 
1 | 
| 117 | 
1 | 
1 | 
| 118 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
| 125 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 135 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 150 | 
1 | 
1 | 
| 155 | 
1 | 
1 | 
| 156 | 
1 | 
1 | 
| 200 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 14 | 12 | 85.71 | 
| Logical | 14 | 12 | 85.71 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T190,T103,T401 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T20,T55,T56 | 
| 1 | 1 | Covered | T55,T190,T56 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T20,T55,T56 | 
| 1 | 0 | Covered | T20,T55,T56 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T55,T190,T56 | 
| 1 | 1 | Covered | T20,T55,T56 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T20,T55,T56 | 
Cond Coverage for Module : 
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 13 | 12 | 92.31 | 
| Logical | 13 | 12 | 92.31 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T55,T56,T29 | 
 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T20,T55,T56 | 
| 1 | 1 | Covered | T20,T55,T56 | 
 LINE       123
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
| -1- | -2- | Status | Tests |                       
| 0 | - | Covered | T20,T55,T56 | 
| 1 | - | Covered | T20,T55,T56 | 
 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T20,T55,T56 | 
 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T20,T55,T56 | 
| 1 | 1 | Covered | T20,T55,T56 | 
 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Module : 
prim_reg_cdc
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
8 | 
8 | 
100.00 | 
| IF | 
71 | 
4 | 
4 | 
100.00 | 
| IF | 
115 | 
4 | 
4 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	if ((!rst_src_ni))
-2-:	73	if (src_req)
-3-:	75	if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T20,T55,T56 | 
| 0 | 
0 | 
1 | 
Covered | 
T20,T55,T56 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	115	if ((!rst_src_ni))
-2-:	118	if (src_req)
-3-:	125	if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T20,T55,T56 | 
| 0 | 
0 | 
1 | 
Covered | 
T20,T55,T56 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
3532645 | 
0 | 
0 | 
| T17 | 
24799 | 
0 | 
0 | 
0 | 
| T20 | 
48650 | 
658 | 
0 | 
0 | 
| T22 | 
0 | 
800 | 
0 | 
0 | 
| T29 | 
0 | 
1982 | 
0 | 
0 | 
| T48 | 
312808 | 
0 | 
0 | 
0 | 
| T55 | 
41384 | 
2058 | 
0 | 
0 | 
| T56 | 
0 | 
1798 | 
0 | 
0 | 
| T57 | 
0 | 
438 | 
0 | 
0 | 
| T58 | 
0 | 
319 | 
0 | 
0 | 
| T59 | 
246388 | 
589 | 
0 | 
0 | 
| T60 | 
0 | 
1834 | 
0 | 
0 | 
| T62 | 
0 | 
679 | 
0 | 
0 | 
| T69 | 
48693 | 
0 | 
0 | 
0 | 
| T75 | 
223542 | 
0 | 
0 | 
0 | 
| T78 | 
161838 | 
0 | 
0 | 
0 | 
| T95 | 
0 | 
1578 | 
0 | 
0 | 
| T96 | 
0 | 
398 | 
0 | 
0 | 
| T97 | 
52367 | 
0 | 
0 | 
0 | 
| T98 | 
37838 | 
0 | 
0 | 
0 | 
| T99 | 
160662 | 
0 | 
0 | 
0 | 
| T100 | 
90124 | 
0 | 
0 | 
0 | 
| T101 | 
19642 | 
0 | 
0 | 
0 | 
| T102 | 
157594 | 
0 | 
0 | 
0 | 
| T104 | 
0 | 
1527 | 
0 | 
0 | 
| T124 | 
39412 | 
0 | 
0 | 
0 | 
| T139 | 
34441 | 
0 | 
0 | 
0 | 
| T141 | 
0 | 
622 | 
0 | 
0 | 
| T142 | 
0 | 
7594 | 
0 | 
0 | 
| T143 | 
0 | 
705 | 
0 | 
0 | 
| T190 | 
43358 | 
0 | 
0 | 
0 | 
| T310 | 
33324 | 
0 | 
0 | 
0 | 
| T376 | 
0 | 
4225 | 
0 | 
0 | 
| T378 | 
0 | 
896 | 
0 | 
0 | 
| T379 | 
0 | 
580 | 
0 | 
0 | 
| T393 | 
0 | 
349 | 
0 | 
0 | 
| T397 | 
18547 | 
0 | 
0 | 
0 | 
| T402 | 
0 | 
665 | 
0 | 
0 | 
| T403 | 
105426 | 
0 | 
0 | 
0 | 
| T404 | 
17172 | 
0 | 
0 | 
0 | 
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
46884450 | 
41237125 | 
0 | 
0 | 
| T1 | 
17100 | 
12800 | 
0 | 
0 | 
| T2 | 
49550 | 
45225 | 
0 | 
0 | 
| T3 | 
12550 | 
8200 | 
0 | 
0 | 
| T4 | 
19675 | 
15350 | 
0 | 
0 | 
| T5 | 
14400 | 
10050 | 
0 | 
0 | 
| T6 | 
21125 | 
16800 | 
0 | 
0 | 
| T7 | 
111625 | 
91950 | 
0 | 
0 | 
| T19 | 
14000 | 
9700 | 
0 | 
0 | 
| T35 | 
20350 | 
16000 | 
0 | 
0 | 
| T83 | 
19125 | 
14800 | 
0 | 
0 | 
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
8760 | 
0 | 
0 | 
| T17 | 
24799 | 
0 | 
0 | 
0 | 
| T20 | 
48650 | 
2 | 
0 | 
0 | 
| T22 | 
0 | 
2 | 
0 | 
0 | 
| T29 | 
0 | 
6 | 
0 | 
0 | 
| T48 | 
312808 | 
0 | 
0 | 
0 | 
| T55 | 
41384 | 
5 | 
0 | 
0 | 
| T56 | 
0 | 
5 | 
0 | 
0 | 
| T57 | 
0 | 
1 | 
0 | 
0 | 
| T58 | 
0 | 
1 | 
0 | 
0 | 
| T59 | 
246388 | 
2 | 
0 | 
0 | 
| T60 | 
0 | 
5 | 
0 | 
0 | 
| T62 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
48693 | 
0 | 
0 | 
0 | 
| T75 | 
223542 | 
0 | 
0 | 
0 | 
| T78 | 
161838 | 
0 | 
0 | 
0 | 
| T95 | 
0 | 
4 | 
0 | 
0 | 
| T96 | 
0 | 
1 | 
0 | 
0 | 
| T97 | 
52367 | 
0 | 
0 | 
0 | 
| T98 | 
37838 | 
0 | 
0 | 
0 | 
| T99 | 
160662 | 
0 | 
0 | 
0 | 
| T100 | 
90124 | 
0 | 
0 | 
0 | 
| T101 | 
19642 | 
0 | 
0 | 
0 | 
| T102 | 
157594 | 
0 | 
0 | 
0 | 
| T104 | 
0 | 
4 | 
0 | 
0 | 
| T124 | 
39412 | 
0 | 
0 | 
0 | 
| T139 | 
34441 | 
0 | 
0 | 
0 | 
| T141 | 
0 | 
2 | 
0 | 
0 | 
| T142 | 
0 | 
18 | 
0 | 
0 | 
| T143 | 
0 | 
2 | 
0 | 
0 | 
| T190 | 
43358 | 
0 | 
0 | 
0 | 
| T310 | 
33324 | 
0 | 
0 | 
0 | 
| T376 | 
0 | 
10 | 
0 | 
0 | 
| T378 | 
0 | 
2 | 
0 | 
0 | 
| T379 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
1 | 
0 | 
0 | 
| T397 | 
18547 | 
0 | 
0 | 
0 | 
| T402 | 
0 | 
2 | 
0 | 
0 | 
| T403 | 
105426 | 
0 | 
0 | 
0 | 
| T404 | 
17172 | 
0 | 
0 | 
0 | 
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
1092175 | 
1079425 | 
0 | 
0 | 
| T2 | 
5002825 | 
4991475 | 
0 | 
0 | 
| T3 | 
734150 | 
723275 | 
0 | 
0 | 
| T4 | 
1395775 | 
1381650 | 
0 | 
0 | 
| T5 | 
892875 | 
881825 | 
0 | 
0 | 
| T6 | 
1846350 | 
1835050 | 
0 | 
0 | 
| T7 | 
5601200 | 
5517300 | 
0 | 
0 | 
| T19 | 
1053800 | 
1039600 | 
0 | 
0 | 
| T35 | 
1018600 | 
1009950 | 
0 | 
0 | 
| T83 | 
1302525 | 
1288675 | 
0 | 
0 |