Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
clk_lc_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
INPUT |
rst_lc_ni |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
INPUT |
next_dm_addr_i[31:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
lc_hw_debug_en_i[3:0] |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
INPUT |
lc_dft_en_i[3:0] |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
INPUT |
pinmux_hw_debug_en_i[3:0] |
Yes |
Yes |
T30,T31,T32 |
Yes |
T1,T2,T3 |
INPUT |
otp_dis_rv_dm_late_debug_i[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T3,T30,T31 |
INPUT |
scanmode_i[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
scan_rst_ni |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
ndmreset_req_o |
Yes |
Yes |
T72,T265,T114 |
Yes |
T72,T265,T114 |
OUTPUT |
dmactive_o |
Yes |
Yes |
T50,T74,T79 |
Yes |
T50,T72,T73 |
OUTPUT |
debug_req_o |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
OUTPUT |
unavailable_i |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.d_ready |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
INPUT |
regs_tl_d_i.a_user.data_intg[6:0] |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_i.a_user.instr_type[3:0] |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_data[31:0] |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_i.a_mask[3:0] |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_i.a_address[3:0] |
Yes |
Yes |
T80,T81,*T82 |
Yes |
T80,T81,T82 |
INPUT |
regs_tl_d_i.a_address[20:4] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_address[21] |
Yes |
Yes |
*T57,*T80,*T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_i.a_address[23:22] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_address[24] |
Yes |
Yes |
*T57,*T80,*T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_i.a_address[29:25] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_address[30] |
Yes |
Yes |
*T57,*T80,*T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_source[5:0] |
Yes |
Yes |
*T57,T80,T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_size[1:0] |
Yes |
Yes |
T80,T81,T155 |
Yes |
T80,T81,T155 |
INPUT |
regs_tl_d_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_opcode[2:0] |
Yes |
Yes |
T80,T81,T155 |
Yes |
T80,T81,T155 |
INPUT |
regs_tl_d_i.a_valid |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
INPUT |
regs_tl_d_o.a_ready |
Yes |
Yes |
T57,T80,T82 |
Yes |
T57,T80,T81 |
OUTPUT |
regs_tl_d_o.d_error |
Yes |
Yes |
T80,T81,T155 |
Yes |
T80,T81,T155 |
OUTPUT |
regs_tl_d_o.d_user.data_intg[6:0] |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
OUTPUT |
regs_tl_d_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
OUTPUT |
regs_tl_d_o.d_data[31:0] |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
OUTPUT |
regs_tl_d_o.d_sink |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T155 |
OUTPUT |
regs_tl_d_o.d_source[5:0] |
Yes |
Yes |
*T57,T80,T81 |
Yes |
T57,T80,T81 |
OUTPUT |
regs_tl_d_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
regs_tl_d_o.d_size[1:0] |
Yes |
Yes |
T80,T81,T155 |
Yes |
T80,T81,T155 |
OUTPUT |
regs_tl_d_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
regs_tl_d_o.d_opcode[0] |
Yes |
Yes |
*T57,*T80,*T81 |
Yes |
T57,T80,T81 |
OUTPUT |
regs_tl_d_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
regs_tl_d_o.d_valid |
Yes |
Yes |
T57,T80,T81 |
Yes |
T57,T80,T81 |
OUTPUT |
mem_tl_d_i.d_ready |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
INPUT |
mem_tl_d_i.a_user.data_intg[6:0] |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
INPUT |
mem_tl_d_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
INPUT |
mem_tl_d_i.a_user.instr_type[3:0] |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
INPUT |
mem_tl_d_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_data[31:0] |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
INPUT |
mem_tl_d_i.a_mask[3:0] |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
INPUT |
mem_tl_d_i.a_address[11:0] |
Yes |
Yes |
*T80,*T81,*T82 |
Yes |
T80,T81,T82 |
INPUT |
mem_tl_d_i.a_address[15:12] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_address[16] |
Yes |
Yes |
*T73,*T83,*T265 |
Yes |
T73,T83,T265 |
INPUT |
mem_tl_d_i.a_address[31:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_source[5:0] |
Yes |
Yes |
*T73,*T83,*T265 |
Yes |
T73,T83,T265 |
INPUT |
mem_tl_d_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_size[1:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
INPUT |
mem_tl_d_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_opcode[2:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
INPUT |
mem_tl_d_i.a_valid |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
INPUT |
mem_tl_d_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
mem_tl_d_o.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T3,T30,T31 |
OUTPUT |
mem_tl_d_o.d_user.data_intg[6:0] |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
OUTPUT |
mem_tl_d_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
OUTPUT |
mem_tl_d_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T3,T30,T31 |
OUTPUT |
mem_tl_d_o.d_sink |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
mem_tl_d_o.d_source[5:0] |
Yes |
Yes |
*T73,*T83,*T265 |
Yes |
T73,T83,T265 |
OUTPUT |
mem_tl_d_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
mem_tl_d_o.d_size[1:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
mem_tl_d_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
mem_tl_d_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T3,T30,T31 |
OUTPUT |
mem_tl_d_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
mem_tl_d_o.d_valid |
Yes |
Yes |
T73,T83,T265 |
Yes |
T73,T83,T265 |
OUTPUT |
sba_tl_h_o.d_ready |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_user.data_intg[6:0] |
Yes |
Yes |
T50,T73,T74 |
Yes |
T50,T73,T74 |
OUTPUT |
sba_tl_h_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_user.instr_type[3:0] |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
sba_tl_h_o.a_data[31:0] |
Yes |
Yes |
T50,T74,T69 |
Yes |
T50,T74,T69 |
OUTPUT |
sba_tl_h_o.a_mask[3:0] |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_address[31:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
sba_tl_h_o.a_source[5:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
sba_tl_h_o.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
sba_tl_h_o.a_size[1:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
sba_tl_h_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
sba_tl_h_o.a_opcode[2:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
sba_tl_h_o.a_valid |
Yes |
Yes |
T50,T73,T74 |
Yes |
T50,T73,T74 |
OUTPUT |
sba_tl_h_i.a_ready |
Yes |
Yes |
T3,T30,T31 |
Yes |
T1,T2,T3 |
INPUT |
sba_tl_h_i.d_error |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
INPUT |
sba_tl_h_i.d_user.data_intg[6:0] |
Yes |
Yes |
T50,T74,T69 |
Yes |
T50,T74,T69 |
INPUT |
sba_tl_h_i.d_user.rsp_intg[6:0] |
Yes |
Yes |
T50,T73,T74 |
Yes |
T50,T73,T74 |
INPUT |
sba_tl_h_i.d_data[31:0] |
Yes |
Yes |
T74,T69,T70 |
Yes |
T74,T69,T70 |
INPUT |
sba_tl_h_i.d_sink |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
INPUT |
sba_tl_h_i.d_source[5:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
INPUT |
sba_tl_h_i.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
sba_tl_h_i.d_size[1:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
INPUT |
sba_tl_h_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
sba_tl_h_i.d_opcode[0] |
Yes |
Yes |
*T50,*T74,*T69 |
Yes |
T50,T74,T69 |
INPUT |
sba_tl_h_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
sba_tl_h_i.d_valid |
Yes |
Yes |
T50,T73,T74 |
Yes |
T50,T73,T74 |
INPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T84,T722,T85 |
Yes |
T84,T722,T85 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T84,T85,T86 |
Yes |
T84,T85,T86 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T84,T85,T86 |
Yes |
T84,T85,T86 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T84,T722,T85 |
Yes |
T84,T722,T85 |
OUTPUT |
jtag_i.tdi |
Yes |
Yes |
T50,T72,T73 |
Yes |
T50,T72,T73 |
INPUT |
jtag_i.trst_n |
Yes |
Yes |
T50,T74,T70 |
Yes |
T50,T72,T73 |
INPUT |
jtag_i.tms |
Yes |
Yes |
T50,T72,T73 |
Yes |
T50,T72,T73 |
INPUT |
jtag_i.tck |
Yes |
Yes |
T50,T72,T73 |
Yes |
T50,T72,T73 |
INPUT |
jtag_o.tdo_oe |
Yes |
Yes |
T50,T72,T73 |
Yes |
T50,T72,T73 |
OUTPUT |
jtag_o.tdo |
Yes |
Yes |
T50,T72,T73 |
Yes |
T50,T72,T73 |
OUTPUT |