Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.50 95.29 89.29 99.75 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 1050421118 4340 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 1050421118 4340 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 1050421118 4340 0 0
T1 111353 2 0 0
T2 158492 2 0 0
T3 184459 4 0 0
T30 300160 6 0 0
T46 136165 15 0 0
T47 133344 15 0 0
T51 40982 0 0 0
T66 139717 2 0 0
T88 66136 1 0 0
T89 60675 1 0 0
T106 0 8 0 0
T153 248601 0 0 0
T163 0 2 0 0
T176 350532 0 0 0
T181 88710 9 0 0
T183 0 8 0 0
T306 0 2 0 0
T307 0 7 0 0
T308 0 8 0 0
T309 87459 0 0 0
T310 110299 0 0 0
T311 135812 0 0 0
T312 241379 0 0 0
T313 114171 0 0 0
T314 351759 0 0 0
T315 234222 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 1050421118 4340 0 0
T1 111353 2 0 0
T2 158492 2 0 0
T3 184459 4 0 0
T30 300160 6 0 0
T46 136165 15 0 0
T47 133344 15 0 0
T51 40982 0 0 0
T66 139717 2 0 0
T88 66136 1 0 0
T89 60675 1 0 0
T106 0 8 0 0
T153 248601 0 0 0
T163 0 2 0 0
T176 350532 0 0 0
T181 88710 9 0 0
T183 0 8 0 0
T306 0 2 0 0
T307 0 7 0 0
T308 0 8 0 0
T309 87459 0 0 0
T310 110299 0 0 0
T311 135812 0 0 0
T312 241379 0 0 0
T313 114171 0 0 0
T314 351759 0 0 0
T315 234222 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 525210559 42 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 525210559 42 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 525210559 42 0 0
T106 0 8 0 0
T153 248601 0 0 0
T176 350532 0 0 0
T181 88710 9 0 0
T183 0 8 0 0
T306 0 2 0 0
T307 0 7 0 0
T308 0 8 0 0
T309 87459 0 0 0
T310 110299 0 0 0
T311 135812 0 0 0
T312 241379 0 0 0
T313 114171 0 0 0
T314 351759 0 0 0
T315 234222 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 525210559 42 0 0
T106 0 8 0 0
T153 248601 0 0 0
T176 350532 0 0 0
T181 88710 9 0 0
T183 0 8 0 0
T306 0 2 0 0
T307 0 7 0 0
T308 0 8 0 0
T309 87459 0 0 0
T310 110299 0 0 0
T311 135812 0 0 0
T312 241379 0 0 0
T313 114171 0 0 0
T314 351759 0 0 0
T315 234222 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 525210559 4298 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 525210559 4298 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 525210559 4298 0 0
T1 111353 2 0 0
T2 158492 2 0 0
T3 184459 4 0 0
T30 300160 6 0 0
T46 136165 15 0 0
T47 133344 15 0 0
T51 40982 0 0 0
T66 139717 2 0 0
T88 66136 1 0 0
T89 60675 1 0 0
T163 0 2 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 525210559 4298 0 0
T1 111353 2 0 0
T2 158492 2 0 0
T3 184459 4 0 0
T30 300160 6 0 0
T46 136165 15 0 0
T47 133344 15 0 0
T51 40982 0 0 0
T66 139717 2 0 0
T88 66136 1 0 0
T89 60675 1 0 0
T163 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%