Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T29,T67,T73 |
| 1 | 0 | Covered | T29,T67,T73 |
| 1 | 1 | Covered | T29,T67,T73 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T29,T67,T73 |
| 1 | 0 | Covered | T29,T67,T73 |
| 1 | 1 | Covered | T29,T67,T73 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
191 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T29 |
30845 |
3 |
0 |
0 |
| T34 |
0 |
8 |
0 |
0 |
| T67 |
33052 |
7 |
0 |
0 |
| T68 |
0 |
7 |
0 |
0 |
| T69 |
0 |
5 |
0 |
0 |
| T70 |
0 |
4 |
0 |
0 |
| T71 |
0 |
7 |
0 |
0 |
| T72 |
27582 |
2 |
0 |
0 |
| T73 |
0 |
2 |
0 |
0 |
| T75 |
0 |
4 |
0 |
0 |
| T76 |
10971 |
0 |
0 |
0 |
| T87 |
0 |
4 |
0 |
0 |
| T104 |
39784 |
0 |
0 |
0 |
| T105 |
57207 |
0 |
0 |
0 |
| T106 |
79102 |
0 |
0 |
0 |
| T107 |
72259 |
0 |
0 |
0 |
| T108 |
90345 |
0 |
0 |
0 |
| T109 |
23802 |
0 |
0 |
0 |
| T110 |
23858 |
0 |
0 |
0 |
| T175 |
0 |
1 |
0 |
0 |
| T176 |
0 |
1 |
0 |
0 |
| T177 |
0 |
8 |
0 |
0 |
| T178 |
34115 |
2 |
0 |
0 |
| T337 |
43082 |
0 |
0 |
0 |
| T424 |
0 |
2 |
0 |
0 |
| T425 |
0 |
2 |
0 |
0 |
| T426 |
0 |
4 |
0 |
0 |
| T427 |
0 |
2 |
0 |
0 |
| T428 |
0 |
2 |
0 |
0 |
| T429 |
326319 |
0 |
0 |
0 |
| T430 |
45177 |
0 |
0 |
0 |
| T431 |
62763 |
0 |
0 |
0 |
| T432 |
130012 |
0 |
0 |
0 |
| T433 |
159625 |
0 |
0 |
0 |
| T434 |
56572 |
0 |
0 |
0 |
| T435 |
42033 |
0 |
0 |
0 |
| T436 |
100432 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
201 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T29 |
60256 |
4 |
0 |
0 |
| T34 |
0 |
8 |
0 |
0 |
| T67 |
64676 |
7 |
0 |
0 |
| T68 |
0 |
7 |
0 |
0 |
| T69 |
0 |
6 |
0 |
0 |
| T70 |
0 |
5 |
0 |
0 |
| T71 |
0 |
7 |
0 |
0 |
| T72 |
578 |
2 |
0 |
0 |
| T73 |
0 |
2 |
0 |
0 |
| T75 |
0 |
4 |
0 |
0 |
| T76 |
21120 |
0 |
0 |
0 |
| T87 |
0 |
4 |
0 |
0 |
| T104 |
77702 |
0 |
0 |
0 |
| T105 |
108300 |
0 |
0 |
0 |
| T106 |
155483 |
0 |
0 |
0 |
| T107 |
141497 |
0 |
0 |
0 |
| T108 |
177918 |
0 |
0 |
0 |
| T109 |
46338 |
0 |
0 |
0 |
| T110 |
46420 |
0 |
0 |
0 |
| T175 |
0 |
1 |
0 |
0 |
| T176 |
0 |
1 |
0 |
0 |
| T177 |
0 |
8 |
0 |
0 |
| T178 |
34115 |
2 |
0 |
0 |
| T337 |
43082 |
0 |
0 |
0 |
| T424 |
0 |
2 |
0 |
0 |
| T425 |
0 |
2 |
0 |
0 |
| T426 |
0 |
4 |
0 |
0 |
| T427 |
0 |
2 |
0 |
0 |
| T428 |
0 |
2 |
0 |
0 |
| T429 |
326319 |
0 |
0 |
0 |
| T430 |
45177 |
0 |
0 |
0 |
| T431 |
62763 |
0 |
0 |
0 |
| T432 |
130012 |
0 |
0 |
0 |
| T433 |
159625 |
0 |
0 |
0 |
| T434 |
56572 |
0 |
0 |
0 |
| T435 |
42033 |
0 |
0 |
0 |
| T436 |
100432 |
0 |
0 |
0 |