Line Coverage for Module :
prim_arbiter_fixed
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| ALWAYS | 105 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 85 |
2 |
2 |
| 87 |
2 |
2 |
| 89 |
2 |
2 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 109 |
1 |
1 |
| 110 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 121 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
Cond Coverage for Module :
prim_arbiter_fixed
| Total | Covered | Percent |
| Conditions | 15 | 13 | 86.67 |
| Logical | 15 | 13 | 86.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T208,T209,T300 |
| 0 | 1 | Covered | T208,T209,T300 |
| 1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T208,T209,T300 |
| 1 | Covered | T208,T209,T300 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T208,T209,T300 |
| 1 | Covered | T208,T209,T300 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T208,T209,T300 |
| 1 | 1 | Covered | T208,T209,T300 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T208,T209,T300 |
| 1 | 0 | Covered | T208,T209,T300 |
| 1 | 1 | Covered | T208,T209,T300 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T208,T209,T300 |
Branch Coverage for Module :
prim_arbiter_fixed
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| TERNARY |
109 |
2 |
2 |
100.00 |
| TERNARY |
110 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 109 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T208,T209,T300 |
| 0 |
Covered |
T208,T209,T300 |
LineNo. Expression
-1-: 110 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T208,T209,T300 |
| 0 |
Covered |
T208,T209,T300 |
Assert Coverage for Module :
prim_arbiter_fixed
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
1066095046 |
0 |
0 |
| T1 |
280586 |
280476 |
0 |
0 |
| T2 |
195766 |
195664 |
0 |
0 |
| T3 |
225970 |
225960 |
0 |
0 |
| T4 |
471752 |
471526 |
0 |
0 |
| T5 |
252704 |
252680 |
0 |
0 |
| T6 |
863718 |
863650 |
0 |
0 |
| T22 |
782084 |
781982 |
0 |
0 |
| T59 |
1879584 |
1879468 |
0 |
0 |
| T62 |
402626 |
402516 |
0 |
0 |
| T93 |
217968 |
217956 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2046 |
2046 |
0 |
0 |
| T1 |
2 |
2 |
0 |
0 |
| T2 |
2 |
2 |
0 |
0 |
| T3 |
2 |
2 |
0 |
0 |
| T4 |
2 |
2 |
0 |
0 |
| T5 |
2 |
2 |
0 |
0 |
| T6 |
2 |
2 |
0 |
0 |
| T22 |
2 |
2 |
0 |
0 |
| T59 |
2 |
2 |
0 |
0 |
| T62 |
2 |
2 |
0 |
0 |
| T93 |
2 |
2 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
8379 |
0 |
0 |
| T18 |
877918 |
0 |
0 |
0 |
| T169 |
345940 |
0 |
0 |
0 |
| T193 |
169664 |
0 |
0 |
0 |
| T198 |
824560 |
0 |
0 |
0 |
| T208 |
153844 |
2795 |
0 |
0 |
| T209 |
0 |
2798 |
0 |
0 |
| T300 |
0 |
2786 |
0 |
0 |
| T350 |
566894 |
0 |
0 |
0 |
| T403 |
432452 |
0 |
0 |
0 |
| T404 |
654680 |
0 |
0 |
0 |
| T405 |
290140 |
0 |
0 |
0 |
| T406 |
748264 |
0 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
8379 |
0 |
0 |
| T18 |
877918 |
0 |
0 |
0 |
| T169 |
345940 |
0 |
0 |
0 |
| T193 |
169664 |
0 |
0 |
0 |
| T198 |
824560 |
0 |
0 |
0 |
| T208 |
153844 |
2795 |
0 |
0 |
| T209 |
0 |
2798 |
0 |
0 |
| T300 |
0 |
2786 |
0 |
0 |
| T350 |
566894 |
0 |
0 |
0 |
| T403 |
432452 |
0 |
0 |
0 |
| T404 |
654680 |
0 |
0 |
0 |
| T405 |
290140 |
0 |
0 |
0 |
| T406 |
748264 |
0 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
1066095046 |
0 |
0 |
| T1 |
280586 |
280476 |
0 |
0 |
| T2 |
195766 |
195664 |
0 |
0 |
| T3 |
225970 |
225960 |
0 |
0 |
| T4 |
471752 |
471526 |
0 |
0 |
| T5 |
252704 |
252680 |
0 |
0 |
| T6 |
863718 |
863650 |
0 |
0 |
| T22 |
782084 |
781982 |
0 |
0 |
| T59 |
1879584 |
1879468 |
0 |
0 |
| T62 |
402626 |
402516 |
0 |
0 |
| T93 |
217968 |
217956 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
1066095046 |
0 |
0 |
| T1 |
280586 |
280476 |
0 |
0 |
| T2 |
195766 |
195664 |
0 |
0 |
| T3 |
225970 |
225960 |
0 |
0 |
| T4 |
471752 |
471526 |
0 |
0 |
| T5 |
252704 |
252680 |
0 |
0 |
| T6 |
863718 |
863650 |
0 |
0 |
| T22 |
782084 |
781982 |
0 |
0 |
| T59 |
1879584 |
1879468 |
0 |
0 |
| T62 |
402626 |
402516 |
0 |
0 |
| T93 |
217968 |
217956 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
8379 |
0 |
0 |
| T18 |
877918 |
0 |
0 |
0 |
| T169 |
345940 |
0 |
0 |
0 |
| T193 |
169664 |
0 |
0 |
0 |
| T198 |
824560 |
0 |
0 |
0 |
| T208 |
153844 |
2795 |
0 |
0 |
| T209 |
0 |
2798 |
0 |
0 |
| T300 |
0 |
2786 |
0 |
0 |
| T350 |
566894 |
0 |
0 |
0 |
| T403 |
432452 |
0 |
0 |
0 |
| T404 |
654680 |
0 |
0 |
0 |
| T405 |
290140 |
0 |
0 |
0 |
| T406 |
748264 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
0 |
0 |
0 |
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
8379 |
0 |
0 |
| T18 |
877918 |
0 |
0 |
0 |
| T169 |
345940 |
0 |
0 |
0 |
| T193 |
169664 |
0 |
0 |
0 |
| T198 |
824560 |
0 |
0 |
0 |
| T208 |
153844 |
2795 |
0 |
0 |
| T209 |
0 |
2798 |
0 |
0 |
| T300 |
0 |
2786 |
0 |
0 |
| T350 |
566894 |
0 |
0 |
0 |
| T403 |
432452 |
0 |
0 |
0 |
| T404 |
654680 |
0 |
0 |
0 |
| T405 |
290140 |
0 |
0 |
0 |
| T406 |
748264 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
8379 |
0 |
0 |
| T18 |
877918 |
0 |
0 |
0 |
| T169 |
345940 |
0 |
0 |
0 |
| T193 |
169664 |
0 |
0 |
0 |
| T198 |
824560 |
0 |
0 |
0 |
| T208 |
153844 |
2795 |
0 |
0 |
| T209 |
0 |
2798 |
0 |
0 |
| T300 |
0 |
2786 |
0 |
0 |
| T350 |
566894 |
0 |
0 |
0 |
| T403 |
432452 |
0 |
0 |
0 |
| T404 |
654680 |
0 |
0 |
0 |
| T405 |
290140 |
0 |
0 |
0 |
| T406 |
748264 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
8379 |
0 |
0 |
| T18 |
877918 |
0 |
0 |
0 |
| T169 |
345940 |
0 |
0 |
0 |
| T193 |
169664 |
0 |
0 |
0 |
| T198 |
824560 |
0 |
0 |
0 |
| T208 |
153844 |
2795 |
0 |
0 |
| T209 |
0 |
2798 |
0 |
0 |
| T300 |
0 |
2786 |
0 |
0 |
| T350 |
566894 |
0 |
0 |
0 |
| T403 |
432452 |
0 |
0 |
0 |
| T404 |
654680 |
0 |
0 |
0 |
| T405 |
290140 |
0 |
0 |
0 |
| T406 |
748264 |
0 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
8379 |
0 |
0 |
| T18 |
877918 |
0 |
0 |
0 |
| T169 |
345940 |
0 |
0 |
0 |
| T193 |
169664 |
0 |
0 |
0 |
| T198 |
824560 |
0 |
0 |
0 |
| T208 |
153844 |
2795 |
0 |
0 |
| T209 |
0 |
2798 |
0 |
0 |
| T300 |
0 |
2786 |
0 |
0 |
| T350 |
566894 |
0 |
0 |
0 |
| T403 |
432452 |
0 |
0 |
0 |
| T404 |
654680 |
0 |
0 |
0 |
| T405 |
290140 |
0 |
0 |
0 |
| T406 |
748264 |
0 |
0 |
0 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
1066095046 |
0 |
0 |
| T1 |
280586 |
280476 |
0 |
0 |
| T2 |
195766 |
195664 |
0 |
0 |
| T3 |
225970 |
225960 |
0 |
0 |
| T4 |
471752 |
471526 |
0 |
0 |
| T5 |
252704 |
252680 |
0 |
0 |
| T6 |
863718 |
863650 |
0 |
0 |
| T22 |
782084 |
781982 |
0 |
0 |
| T59 |
1879584 |
1879468 |
0 |
0 |
| T62 |
402626 |
402516 |
0 |
0 |
| T93 |
217968 |
217956 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083131260 |
8379 |
0 |
0 |
| T18 |
877918 |
0 |
0 |
0 |
| T169 |
345940 |
0 |
0 |
0 |
| T193 |
169664 |
0 |
0 |
0 |
| T198 |
824560 |
0 |
0 |
0 |
| T208 |
153844 |
2795 |
0 |
0 |
| T209 |
0 |
2798 |
0 |
0 |
| T300 |
0 |
2786 |
0 |
0 |
| T350 |
566894 |
0 |
0 |
0 |
| T403 |
432452 |
0 |
0 |
0 |
| T404 |
654680 |
0 |
0 |
0 |
| T405 |
290140 |
0 |
0 |
0 |
| T406 |
748264 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| ALWAYS | 105 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 85 |
2 |
2 |
| 87 |
2 |
2 |
| 89 |
2 |
2 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 109 |
1 |
1 |
| 110 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 121 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Total | Covered | Percent |
| Conditions | 15 | 13 | 86.67 |
| Logical | 15 | 13 | 86.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T208,T209,T300 |
| 0 | 1 | Covered | T208,T209,T300 |
| 1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T208,T209,T300 |
| 1 | Covered | T208,T209,T300 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T208,T209,T300 |
| 1 | Covered | T208,T209,T300 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T208,T209,T300 |
| 1 | 1 | Covered | T208,T209,T300 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T208,T209,T300 |
| 1 | 0 | Covered | T208,T209,T300 |
| 1 | 1 | Covered | T208,T209,T300 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T208,T209,T300 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| TERNARY |
109 |
2 |
2 |
100.00 |
| TERNARY |
110 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 109 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T208,T209,T300 |
| 0 |
Covered |
T208,T209,T300 |
LineNo. Expression
-1-: 110 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T208,T209,T300 |
| 0 |
Covered |
T208,T209,T300 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
533047523 |
0 |
0 |
| T1 |
140293 |
140238 |
0 |
0 |
| T2 |
97883 |
97832 |
0 |
0 |
| T3 |
112985 |
112980 |
0 |
0 |
| T4 |
235876 |
235763 |
0 |
0 |
| T5 |
126352 |
126340 |
0 |
0 |
| T6 |
431859 |
431825 |
0 |
0 |
| T22 |
391042 |
390991 |
0 |
0 |
| T59 |
939792 |
939734 |
0 |
0 |
| T62 |
201313 |
201258 |
0 |
0 |
| T93 |
108984 |
108978 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1023 |
1023 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
| T59 |
1 |
1 |
0 |
0 |
| T62 |
1 |
1 |
0 |
0 |
| T93 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
5190 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1732 |
0 |
0 |
| T209 |
0 |
1734 |
0 |
0 |
| T300 |
0 |
1724 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
5190 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1732 |
0 |
0 |
| T209 |
0 |
1734 |
0 |
0 |
| T300 |
0 |
1724 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
533047523 |
0 |
0 |
| T1 |
140293 |
140238 |
0 |
0 |
| T2 |
97883 |
97832 |
0 |
0 |
| T3 |
112985 |
112980 |
0 |
0 |
| T4 |
235876 |
235763 |
0 |
0 |
| T5 |
126352 |
126340 |
0 |
0 |
| T6 |
431859 |
431825 |
0 |
0 |
| T22 |
391042 |
390991 |
0 |
0 |
| T59 |
939792 |
939734 |
0 |
0 |
| T62 |
201313 |
201258 |
0 |
0 |
| T93 |
108984 |
108978 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
533047523 |
0 |
0 |
| T1 |
140293 |
140238 |
0 |
0 |
| T2 |
97883 |
97832 |
0 |
0 |
| T3 |
112985 |
112980 |
0 |
0 |
| T4 |
235876 |
235763 |
0 |
0 |
| T5 |
126352 |
126340 |
0 |
0 |
| T6 |
431859 |
431825 |
0 |
0 |
| T22 |
391042 |
390991 |
0 |
0 |
| T59 |
939792 |
939734 |
0 |
0 |
| T62 |
201313 |
201258 |
0 |
0 |
| T93 |
108984 |
108978 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
5190 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1732 |
0 |
0 |
| T209 |
0 |
1734 |
0 |
0 |
| T300 |
0 |
1724 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
0 |
0 |
0 |
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
5190 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1732 |
0 |
0 |
| T209 |
0 |
1734 |
0 |
0 |
| T300 |
0 |
1724 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
5190 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1732 |
0 |
0 |
| T209 |
0 |
1734 |
0 |
0 |
| T300 |
0 |
1724 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
5190 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1732 |
0 |
0 |
| T209 |
0 |
1734 |
0 |
0 |
| T300 |
0 |
1724 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
5190 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1732 |
0 |
0 |
| T209 |
0 |
1734 |
0 |
0 |
| T300 |
0 |
1724 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
533047523 |
0 |
0 |
| T1 |
140293 |
140238 |
0 |
0 |
| T2 |
97883 |
97832 |
0 |
0 |
| T3 |
112985 |
112980 |
0 |
0 |
| T4 |
235876 |
235763 |
0 |
0 |
| T5 |
126352 |
126340 |
0 |
0 |
| T6 |
431859 |
431825 |
0 |
0 |
| T22 |
391042 |
390991 |
0 |
0 |
| T59 |
939792 |
939734 |
0 |
0 |
| T62 |
201313 |
201258 |
0 |
0 |
| T93 |
108984 |
108978 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
5190 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1732 |
0 |
0 |
| T209 |
0 |
1734 |
0 |
0 |
| T300 |
0 |
1724 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| ALWAYS | 105 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 85 |
2 |
2 |
| 87 |
2 |
2 |
| 89 |
2 |
2 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 109 |
1 |
1 |
| 110 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 121 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Total | Covered | Percent |
| Conditions | 15 | 13 | 86.67 |
| Logical | 15 | 13 | 86.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T208,T209,T300 |
| 0 | 1 | Covered | T208,T209,T300 |
| 1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T208,T209,T300 |
| 1 | Covered | T208,T209,T300 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T208,T209,T300 |
| 1 | Covered | T208,T209,T300 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T208,T209,T300 |
| 1 | 1 | Covered | T208,T209,T300 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T208,T209,T300 |
| 1 | 0 | Covered | T208,T209,T300 |
| 1 | 1 | Covered | T208,T209,T300 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T208,T209,T300 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| TERNARY |
109 |
2 |
2 |
100.00 |
| TERNARY |
110 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 109 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T208,T209,T300 |
| 0 |
Covered |
T208,T209,T300 |
LineNo. Expression
-1-: 110 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T208,T209,T300 |
| 0 |
Covered |
T208,T209,T300 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
533047523 |
0 |
0 |
| T1 |
140293 |
140238 |
0 |
0 |
| T2 |
97883 |
97832 |
0 |
0 |
| T3 |
112985 |
112980 |
0 |
0 |
| T4 |
235876 |
235763 |
0 |
0 |
| T5 |
126352 |
126340 |
0 |
0 |
| T6 |
431859 |
431825 |
0 |
0 |
| T22 |
391042 |
390991 |
0 |
0 |
| T59 |
939792 |
939734 |
0 |
0 |
| T62 |
201313 |
201258 |
0 |
0 |
| T93 |
108984 |
108978 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1023 |
1023 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
| T59 |
1 |
1 |
0 |
0 |
| T62 |
1 |
1 |
0 |
0 |
| T93 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
3189 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1063 |
0 |
0 |
| T209 |
0 |
1064 |
0 |
0 |
| T300 |
0 |
1062 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
3189 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1063 |
0 |
0 |
| T209 |
0 |
1064 |
0 |
0 |
| T300 |
0 |
1062 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
533047523 |
0 |
0 |
| T1 |
140293 |
140238 |
0 |
0 |
| T2 |
97883 |
97832 |
0 |
0 |
| T3 |
112985 |
112980 |
0 |
0 |
| T4 |
235876 |
235763 |
0 |
0 |
| T5 |
126352 |
126340 |
0 |
0 |
| T6 |
431859 |
431825 |
0 |
0 |
| T22 |
391042 |
390991 |
0 |
0 |
| T59 |
939792 |
939734 |
0 |
0 |
| T62 |
201313 |
201258 |
0 |
0 |
| T93 |
108984 |
108978 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
533047523 |
0 |
0 |
| T1 |
140293 |
140238 |
0 |
0 |
| T2 |
97883 |
97832 |
0 |
0 |
| T3 |
112985 |
112980 |
0 |
0 |
| T4 |
235876 |
235763 |
0 |
0 |
| T5 |
126352 |
126340 |
0 |
0 |
| T6 |
431859 |
431825 |
0 |
0 |
| T22 |
391042 |
390991 |
0 |
0 |
| T59 |
939792 |
939734 |
0 |
0 |
| T62 |
201313 |
201258 |
0 |
0 |
| T93 |
108984 |
108978 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
3189 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1063 |
0 |
0 |
| T209 |
0 |
1064 |
0 |
0 |
| T300 |
0 |
1062 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
0 |
0 |
0 |
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
3189 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1063 |
0 |
0 |
| T209 |
0 |
1064 |
0 |
0 |
| T300 |
0 |
1062 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
3189 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1063 |
0 |
0 |
| T209 |
0 |
1064 |
0 |
0 |
| T300 |
0 |
1062 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
3189 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1063 |
0 |
0 |
| T209 |
0 |
1064 |
0 |
0 |
| T300 |
0 |
1062 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
3189 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1063 |
0 |
0 |
| T209 |
0 |
1064 |
0 |
0 |
| T300 |
0 |
1062 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
533047523 |
0 |
0 |
| T1 |
140293 |
140238 |
0 |
0 |
| T2 |
97883 |
97832 |
0 |
0 |
| T3 |
112985 |
112980 |
0 |
0 |
| T4 |
235876 |
235763 |
0 |
0 |
| T5 |
126352 |
126340 |
0 |
0 |
| T6 |
431859 |
431825 |
0 |
0 |
| T22 |
391042 |
390991 |
0 |
0 |
| T59 |
939792 |
939734 |
0 |
0 |
| T62 |
201313 |
201258 |
0 |
0 |
| T93 |
108984 |
108978 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541565630 |
3189 |
0 |
0 |
| T18 |
438959 |
0 |
0 |
0 |
| T169 |
172970 |
0 |
0 |
0 |
| T193 |
84832 |
0 |
0 |
0 |
| T198 |
412280 |
0 |
0 |
0 |
| T208 |
76922 |
1063 |
0 |
0 |
| T209 |
0 |
1064 |
0 |
0 |
| T300 |
0 |
1062 |
0 |
0 |
| T350 |
283447 |
0 |
0 |
0 |
| T403 |
216226 |
0 |
0 |
0 |
| T404 |
327340 |
0 |
0 |
0 |
| T405 |
145070 |
0 |
0 |
0 |
| T406 |
374132 |
0 |
0 |
0 |