Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T29,T67,T73 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T29,T67,T73 |
| 1 | 1 | Covered | T29,T67,T73 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T29,T67,T73 |
| 1 | 0 | Covered | T29,T67,T73 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T29,T67,T73 |
| 1 | 1 | Covered | T29,T67,T73 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T29,T67,T73 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T29,T67,T73 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T29,T67,T73 |
| 1 | 1 | Covered | T29,T67,T73 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T29,T67,T73 |
| 1 | - | Covered | T29,T67,T73 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T29,T67,T73 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T29,T67,T73 |
| 1 | 1 | Covered | T29,T67,T73 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T29,T67,T73 |
| 0 |
0 |
1 |
Covered |
T29,T67,T73 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T29,T67,T73 |
| 0 |
0 |
1 |
Covered |
T29,T67,T73 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
45468 |
0 |
0 |
| T10 |
0 |
388 |
0 |
0 |
| T29 |
59778 |
1190 |
0 |
0 |
| T34 |
0 |
2663 |
0 |
0 |
| T67 |
64200 |
1641 |
0 |
0 |
| T68 |
0 |
1752 |
0 |
0 |
| T69 |
0 |
1598 |
0 |
0 |
| T70 |
0 |
1320 |
0 |
0 |
| T71 |
0 |
1867 |
0 |
0 |
| T72 |
27582 |
417 |
0 |
0 |
| T73 |
0 |
468 |
0 |
0 |
| T75 |
0 |
1146 |
0 |
0 |
| T76 |
20846 |
0 |
0 |
0 |
| T87 |
0 |
950 |
0 |
0 |
| T104 |
77080 |
0 |
0 |
0 |
| T105 |
106262 |
0 |
0 |
0 |
| T106 |
154576 |
0 |
0 |
0 |
| T107 |
140490 |
0 |
0 |
0 |
| T108 |
176994 |
0 |
0 |
0 |
| T109 |
45916 |
0 |
0 |
0 |
| T110 |
45988 |
0 |
0 |
0 |
| T175 |
0 |
417 |
0 |
0 |
| T176 |
0 |
329 |
0 |
0 |
| T177 |
0 |
2250 |
0 |
0 |
| T178 |
33249 |
373 |
0 |
0 |
| T337 |
42306 |
0 |
0 |
0 |
| T424 |
0 |
349 |
0 |
0 |
| T425 |
0 |
477 |
0 |
0 |
| T426 |
0 |
670 |
0 |
0 |
| T427 |
0 |
273 |
0 |
0 |
| T428 |
0 |
400 |
0 |
0 |
| T429 |
323380 |
0 |
0 |
0 |
| T430 |
44434 |
0 |
0 |
0 |
| T431 |
61798 |
0 |
0 |
0 |
| T432 |
128074 |
0 |
0 |
0 |
| T433 |
158081 |
0 |
0 |
0 |
| T434 |
55714 |
0 |
0 |
0 |
| T435 |
41480 |
0 |
0 |
0 |
| T436 |
99337 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
42269550 |
37356000 |
0 |
0 |
| T1 |
13500 |
9200 |
0 |
0 |
| T2 |
11300 |
7000 |
0 |
0 |
| T3 |
62325 |
58000 |
0 |
0 |
| T4 |
23250 |
18950 |
0 |
0 |
| T5 |
70575 |
64700 |
0 |
0 |
| T6 |
246575 |
237650 |
0 |
0 |
| T22 |
24425 |
20150 |
0 |
0 |
| T59 |
54650 |
50300 |
0 |
0 |
| T62 |
14850 |
10575 |
0 |
0 |
| T93 |
60975 |
56625 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
118 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T29 |
59778 |
2 |
0 |
0 |
| T34 |
0 |
6 |
0 |
0 |
| T67 |
64200 |
5 |
0 |
0 |
| T68 |
0 |
5 |
0 |
0 |
| T69 |
0 |
5 |
0 |
0 |
| T70 |
0 |
3 |
0 |
0 |
| T71 |
0 |
5 |
0 |
0 |
| T72 |
27582 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
20846 |
0 |
0 |
0 |
| T87 |
0 |
3 |
0 |
0 |
| T104 |
77080 |
0 |
0 |
0 |
| T105 |
106262 |
0 |
0 |
0 |
| T106 |
154576 |
0 |
0 |
0 |
| T107 |
140490 |
0 |
0 |
0 |
| T108 |
176994 |
0 |
0 |
0 |
| T109 |
45916 |
0 |
0 |
0 |
| T110 |
45988 |
0 |
0 |
0 |
| T175 |
0 |
1 |
0 |
0 |
| T176 |
0 |
1 |
0 |
0 |
| T177 |
0 |
6 |
0 |
0 |
| T178 |
33249 |
1 |
0 |
0 |
| T337 |
42306 |
0 |
0 |
0 |
| T424 |
0 |
1 |
0 |
0 |
| T425 |
0 |
1 |
0 |
0 |
| T426 |
0 |
2 |
0 |
0 |
| T427 |
0 |
1 |
0 |
0 |
| T428 |
0 |
1 |
0 |
0 |
| T429 |
323380 |
0 |
0 |
0 |
| T430 |
44434 |
0 |
0 |
0 |
| T431 |
61798 |
0 |
0 |
0 |
| T432 |
128074 |
0 |
0 |
0 |
| T433 |
158081 |
0 |
0 |
0 |
| T434 |
55714 |
0 |
0 |
0 |
| T435 |
41480 |
0 |
0 |
0 |
| T436 |
99337 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
965275 |
947950 |
0 |
0 |
| T2 |
834025 |
813850 |
0 |
0 |
| T3 |
6799950 |
6788750 |
0 |
0 |
| T4 |
1442225 |
1433775 |
0 |
0 |
| T5 |
7612725 |
7590525 |
0 |
0 |
| T6 |
2603725 |
2600125 |
0 |
0 |
| T22 |
2370900 |
2355600 |
0 |
0 |
| T59 |
5656950 |
5648350 |
0 |
0 |
| T62 |
1262550 |
1245750 |
0 |
0 |
| T93 |
6823000 |
6800775 |
0 |
0 |