Line Coverage for Module : 
prim_lc_or_hardened
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 5 | 5 | 100.00 | 
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 | 
55                        for (genvar k = 0; k < TxWidth; k++) begin : gen_hardened_or
56         4/4              assign lc_en_logic[k] = (lc_en_a_copies[k] == ActVal) || (lc_en_b_copies[k] == ActVal);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
57                        end
58                        // So far all comparisons above produce the same value in lc_en_logic.
59                        // X'oring with the inverse active value will flip the bits that need to be inverted.
60         1/1            assign lc_en_o = lc_tx_t'(lc_en_logic ^ lc_tx_inv(ActVal));
           Tests:       T1 T2 T3 
Cond Coverage for Module : 
prim_lc_or_hardened
 | Total | Covered | Percent | 
| Conditions | 28 | 28 | 100.00 | 
| Logical | 28 | 28 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       56
 EXPRESSION ((lc_en_a_copies[0] == ActVal) || (lc_en_b_copies[0] == ActVal))
             --------------1--------------    --------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
 LINE       56
 SUB-EXPRESSION (lc_en_a_copies[0] == ActVal)
                --------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       56
 SUB-EXPRESSION (lc_en_b_copies[0] == ActVal)
                --------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       56
 EXPRESSION ((lc_en_a_copies[1] == ActVal) || (lc_en_b_copies[1] == ActVal))
             --------------1--------------    --------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
 LINE       56
 SUB-EXPRESSION (lc_en_a_copies[1] == ActVal)
                --------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       56
 SUB-EXPRESSION (lc_en_b_copies[1] == ActVal)
                --------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       56
 EXPRESSION ((lc_en_a_copies[2] == ActVal) || (lc_en_b_copies[2] == ActVal))
             --------------1--------------    --------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
 LINE       56
 SUB-EXPRESSION (lc_en_a_copies[2] == ActVal)
                --------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       56
 SUB-EXPRESSION (lc_en_b_copies[2] == ActVal)
                --------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       56
 EXPRESSION ((lc_en_a_copies[3] == ActVal) || (lc_en_b_copies[3] == ActVal))
             --------------1--------------    --------------2--------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
 LINE       56
 SUB-EXPRESSION (lc_en_a_copies[3] == ActVal)
                --------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       56
 SUB-EXPRESSION (lc_en_b_copies[3] == ActVal)
                --------------1--------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_lc_or_hardened
Assertion Details
FunctionCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
105296497 | 
104786448 | 
0 | 
0 | 
| T1 | 
36435 | 
35822 | 
0 | 
0 | 
| T2 | 
17245 | 
16877 | 
0 | 
0 | 
| T3 | 
52205 | 
51443 | 
0 | 
0 | 
| T4 | 
44432 | 
43807 | 
0 | 
0 | 
| T11 | 
32125 | 
31678 | 
0 | 
0 | 
| T22 | 
40201 | 
39891 | 
0 | 
0 | 
| T24 | 
53419 | 
52941 | 
0 | 
0 | 
| T31 | 
24511 | 
23756 | 
0 | 
0 | 
| T39 | 
55223 | 
54746 | 
0 | 
0 | 
| T97 | 
20174 | 
19259 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
105296497 | 
104786448 | 
0 | 
0 | 
| T1 | 
36435 | 
35822 | 
0 | 
0 | 
| T2 | 
17245 | 
16877 | 
0 | 
0 | 
| T3 | 
52205 | 
51443 | 
0 | 
0 | 
| T4 | 
44432 | 
43807 | 
0 | 
0 | 
| T11 | 
32125 | 
31678 | 
0 | 
0 | 
| T22 | 
40201 | 
39891 | 
0 | 
0 | 
| T24 | 
53419 | 
52941 | 
0 | 
0 | 
| T31 | 
24511 | 
23756 | 
0 | 
0 | 
| T39 | 
55223 | 
54746 | 
0 | 
0 | 
| T97 | 
20174 | 
19259 | 
0 | 
0 |