Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T1 T22 T32 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T22,T32 | 
| 1 | 0 | Covered | T1,T22,T32 | 
| 1 | 1 | Covered | T1,T22,T66 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T22,T32 | 
| 1 | 0 | Covered | T1,T22,T66 | 
| 1 | 1 | Covered | T1,T22,T32 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
224 | 
0 | 
0 | 
| T1 | 
507 | 
4 | 
0 | 
0 | 
| T2 | 
428 | 
0 | 
0 | 
0 | 
| T3 | 
615 | 
0 | 
0 | 
0 | 
| T4 | 
558 | 
0 | 
0 | 
0 | 
| T11 | 
495 | 
0 | 
0 | 
0 | 
| T22 | 
728 | 
2 | 
0 | 
0 | 
| T24 | 
686 | 
0 | 
0 | 
0 | 
| T31 | 
564 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T39 | 
815 | 
0 | 
0 | 
0 | 
| T66 | 
0 | 
2 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T72 | 
0 | 
4 | 
0 | 
0 | 
| T73 | 
0 | 
4 | 
0 | 
0 | 
| T97 | 
333 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
227 | 
0 | 
0 | 
| T1 | 
36435 | 
5 | 
0 | 
0 | 
| T2 | 
17245 | 
0 | 
0 | 
0 | 
| T3 | 
52205 | 
0 | 
0 | 
0 | 
| T4 | 
44432 | 
0 | 
0 | 
0 | 
| T11 | 
32125 | 
0 | 
0 | 
0 | 
| T22 | 
40201 | 
2 | 
0 | 
0 | 
| T24 | 
53419 | 
0 | 
0 | 
0 | 
| T31 | 
24511 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T39 | 
55223 | 
0 | 
0 | 
0 | 
| T66 | 
0 | 
2 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T72 | 
0 | 
5 | 
0 | 
0 | 
| T73 | 
0 | 
5 | 
0 | 
0 | 
| T97 | 
20174 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T1 T22 T32 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T22,T32 | 
| 1 | 0 | Covered | T1,T22,T32 | 
| 1 | 1 | Covered | T1,T22,T66 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T22,T32 | 
| 1 | 0 | Covered | T1,T22,T66 | 
| 1 | 1 | Covered | T1,T22,T32 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
226 | 
0 | 
0 | 
| T1 | 
36435 | 
4 | 
0 | 
0 | 
| T2 | 
17245 | 
0 | 
0 | 
0 | 
| T3 | 
52205 | 
0 | 
0 | 
0 | 
| T4 | 
44432 | 
0 | 
0 | 
0 | 
| T11 | 
32125 | 
0 | 
0 | 
0 | 
| T22 | 
40201 | 
2 | 
0 | 
0 | 
| T24 | 
53419 | 
0 | 
0 | 
0 | 
| T31 | 
24511 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T39 | 
55223 | 
0 | 
0 | 
0 | 
| T66 | 
0 | 
2 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T72 | 
0 | 
5 | 
0 | 
0 | 
| T73 | 
0 | 
5 | 
0 | 
0 | 
| T97 | 
20174 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
226 | 
0 | 
0 | 
| T1 | 
507 | 
4 | 
0 | 
0 | 
| T2 | 
428 | 
0 | 
0 | 
0 | 
| T3 | 
615 | 
0 | 
0 | 
0 | 
| T4 | 
558 | 
0 | 
0 | 
0 | 
| T11 | 
495 | 
0 | 
0 | 
0 | 
| T22 | 
728 | 
2 | 
0 | 
0 | 
| T24 | 
686 | 
0 | 
0 | 
0 | 
| T31 | 
564 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T39 | 
815 | 
0 | 
0 | 
0 | 
| T66 | 
0 | 
2 | 
0 | 
0 | 
| T71 | 
0 | 
2 | 
0 | 
0 | 
| T72 | 
0 | 
5 | 
0 | 
0 | 
| T73 | 
0 | 
5 | 
0 | 
0 | 
| T97 | 
333 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T21 T96 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T21,T96 | 
| 1 | 0 | Covered | T32,T21,T96 | 
| 1 | 1 | Covered | T21,T374,T392 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T21,T96 | 
| 1 | 0 | Covered | T21,T374,T392 | 
| 1 | 1 | Covered | T32,T21,T96 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
206 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
207 | 
0 | 
0 | 
| T21 | 
0 | 
3 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T21 T96 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T21,T96 | 
| 1 | 0 | Covered | T32,T21,T96 | 
| 1 | 1 | Covered | T21,T374,T392 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T21,T96 | 
| 1 | 0 | Covered | T21,T374,T392 | 
| 1 | 1 | Covered | T32,T21,T96 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
206 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
206 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
232 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
232 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
232 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
232 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
226 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
227 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
227 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
227 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
236 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
236 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
236 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
236 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T67 T68 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T67,T68 | 
| 1 | 0 | Covered | T32,T67,T68 | 
| 1 | 1 | Covered | T67,T68,T20 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T67,T68 | 
| 1 | 0 | Covered | T67,T68,T20 | 
| 1 | 1 | Covered | T32,T67,T68 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
247 | 
0 | 
0 | 
| T20 | 
0 | 
2 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T67 | 
0 | 
2 | 
0 | 
0 | 
| T68 | 
0 | 
4 | 
0 | 
0 | 
| T74 | 
0 | 
2 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
248 | 
0 | 
0 | 
| T20 | 
0 | 
3 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T67 | 
0 | 
2 | 
0 | 
0 | 
| T68 | 
0 | 
4 | 
0 | 
0 | 
| T74 | 
0 | 
2 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T67 T68 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T67,T68 | 
| 1 | 0 | Covered | T32,T67,T68 | 
| 1 | 1 | Covered | T67,T68,T20 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T67,T68 | 
| 1 | 0 | Covered | T67,T68,T20 | 
| 1 | 1 | Covered | T32,T67,T68 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
247 | 
0 | 
0 | 
| T20 | 
0 | 
2 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T67 | 
0 | 
2 | 
0 | 
0 | 
| T68 | 
0 | 
4 | 
0 | 
0 | 
| T74 | 
0 | 
2 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
247 | 
0 | 
0 | 
| T20 | 
0 | 
2 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T67 | 
0 | 
2 | 
0 | 
0 | 
| T68 | 
0 | 
4 | 
0 | 
0 | 
| T74 | 
0 | 
2 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
200 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
200 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
200 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
200 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T19 T32 T96 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T19,T32,T96 | 
| 1 | 0 | Covered | T19,T32,T96 | 
| 1 | 1 | Covered | T19,T374,T392 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T19,T32,T96 | 
| 1 | 0 | Covered | T19,T374,T392 | 
| 1 | 1 | Covered | T19,T32,T96 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
187 | 
0 | 
0 | 
| T5 | 
444 | 
0 | 
0 | 
0 | 
| T10 | 
492 | 
0 | 
0 | 
0 | 
| T19 | 
554 | 
2 | 
0 | 
0 | 
| T25 | 
391 | 
0 | 
0 | 
0 | 
| T30 | 
391 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
810 | 
0 | 
0 | 
0 | 
| T56 | 
961 | 
0 | 
0 | 
0 | 
| T136 | 
1104 | 
0 | 
0 | 
0 | 
| T139 | 
1863 | 
0 | 
0 | 
0 | 
| T181 | 
644 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
188 | 
0 | 
0 | 
| T5 | 
27437 | 
0 | 
0 | 
0 | 
| T10 | 
28027 | 
0 | 
0 | 
0 | 
| T19 | 
27156 | 
3 | 
0 | 
0 | 
| T25 | 
19856 | 
0 | 
0 | 
0 | 
| T30 | 
15353 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
65888 | 
0 | 
0 | 
0 | 
| T56 | 
90007 | 
0 | 
0 | 
0 | 
| T136 | 
100216 | 
0 | 
0 | 
0 | 
| T139 | 
90360 | 
0 | 
0 | 
0 | 
| T181 | 
36335 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T19 T32 T96 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T19,T32,T96 | 
| 1 | 0 | Covered | T19,T32,T96 | 
| 1 | 1 | Covered | T19,T374,T392 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T19,T32,T96 | 
| 1 | 0 | Covered | T19,T374,T392 | 
| 1 | 1 | Covered | T19,T32,T96 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
187 | 
0 | 
0 | 
| T5 | 
27437 | 
0 | 
0 | 
0 | 
| T10 | 
28027 | 
0 | 
0 | 
0 | 
| T19 | 
27156 | 
2 | 
0 | 
0 | 
| T25 | 
19856 | 
0 | 
0 | 
0 | 
| T30 | 
15353 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
65888 | 
0 | 
0 | 
0 | 
| T56 | 
90007 | 
0 | 
0 | 
0 | 
| T136 | 
100216 | 
0 | 
0 | 
0 | 
| T139 | 
90360 | 
0 | 
0 | 
0 | 
| T181 | 
36335 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
187 | 
0 | 
0 | 
| T5 | 
444 | 
0 | 
0 | 
0 | 
| T10 | 
492 | 
0 | 
0 | 
0 | 
| T19 | 
554 | 
2 | 
0 | 
0 | 
| T25 | 
391 | 
0 | 
0 | 
0 | 
| T30 | 
391 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
810 | 
0 | 
0 | 
0 | 
| T56 | 
961 | 
0 | 
0 | 
0 | 
| T136 | 
1104 | 
0 | 
0 | 
0 | 
| T139 | 
1863 | 
0 | 
0 | 
0 | 
| T181 | 
644 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T1 T22 T32 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T22,T32 | 
| 1 | 0 | Covered | T1,T22,T32 | 
| 1 | 1 | Covered | T1,T72,T73 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T22,T32 | 
| 1 | 0 | Covered | T1,T72,T73 | 
| 1 | 1 | Covered | T1,T22,T32 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
207 | 
0 | 
0 | 
| T1 | 
507 | 
2 | 
0 | 
0 | 
| T2 | 
428 | 
0 | 
0 | 
0 | 
| T3 | 
615 | 
0 | 
0 | 
0 | 
| T4 | 
558 | 
0 | 
0 | 
0 | 
| T11 | 
495 | 
0 | 
0 | 
0 | 
| T22 | 
728 | 
1 | 
0 | 
0 | 
| T24 | 
686 | 
0 | 
0 | 
0 | 
| T31 | 
564 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T39 | 
815 | 
0 | 
0 | 
0 | 
| T66 | 
0 | 
1 | 
0 | 
0 | 
| T71 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
2 | 
0 | 
0 | 
| T73 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
333 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
207 | 
0 | 
0 | 
| T1 | 
36435 | 
2 | 
0 | 
0 | 
| T2 | 
17245 | 
0 | 
0 | 
0 | 
| T3 | 
52205 | 
0 | 
0 | 
0 | 
| T4 | 
44432 | 
0 | 
0 | 
0 | 
| T11 | 
32125 | 
0 | 
0 | 
0 | 
| T22 | 
40201 | 
1 | 
0 | 
0 | 
| T24 | 
53419 | 
0 | 
0 | 
0 | 
| T31 | 
24511 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T39 | 
55223 | 
0 | 
0 | 
0 | 
| T66 | 
0 | 
1 | 
0 | 
0 | 
| T71 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
2 | 
0 | 
0 | 
| T73 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
20174 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T1 T22 T32 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T22,T32 | 
| 1 | 0 | Covered | T1,T22,T32 | 
| 1 | 1 | Covered | T1,T72,T73 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T22,T32 | 
| 1 | 0 | Covered | T1,T72,T73 | 
| 1 | 1 | Covered | T1,T22,T32 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
207 | 
0 | 
0 | 
| T1 | 
36435 | 
2 | 
0 | 
0 | 
| T2 | 
17245 | 
0 | 
0 | 
0 | 
| T3 | 
52205 | 
0 | 
0 | 
0 | 
| T4 | 
44432 | 
0 | 
0 | 
0 | 
| T11 | 
32125 | 
0 | 
0 | 
0 | 
| T22 | 
40201 | 
1 | 
0 | 
0 | 
| T24 | 
53419 | 
0 | 
0 | 
0 | 
| T31 | 
24511 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T39 | 
55223 | 
0 | 
0 | 
0 | 
| T66 | 
0 | 
1 | 
0 | 
0 | 
| T71 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
2 | 
0 | 
0 | 
| T73 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
20174 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
207 | 
0 | 
0 | 
| T1 | 
507 | 
2 | 
0 | 
0 | 
| T2 | 
428 | 
0 | 
0 | 
0 | 
| T3 | 
615 | 
0 | 
0 | 
0 | 
| T4 | 
558 | 
0 | 
0 | 
0 | 
| T11 | 
495 | 
0 | 
0 | 
0 | 
| T22 | 
728 | 
1 | 
0 | 
0 | 
| T24 | 
686 | 
0 | 
0 | 
0 | 
| T31 | 
564 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T39 | 
815 | 
0 | 
0 | 
0 | 
| T66 | 
0 | 
1 | 
0 | 
0 | 
| T71 | 
0 | 
1 | 
0 | 
0 | 
| T72 | 
0 | 
2 | 
0 | 
0 | 
| T73 | 
0 | 
2 | 
0 | 
0 | 
| T97 | 
333 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T21 T96 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T21,T96 | 
| 1 | 0 | Covered | T32,T21,T96 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T21,T96 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T21,T96 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
230 | 
0 | 
0 | 
| T21 | 
0 | 
1 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
230 | 
0 | 
0 | 
| T21 | 
0 | 
1 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T21 T96 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T21,T96 | 
| 1 | 0 | Covered | T32,T21,T96 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T21,T96 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T21,T96 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
230 | 
0 | 
0 | 
| T21 | 
0 | 
1 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
230 | 
0 | 
0 | 
| T21 | 
0 | 
1 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
193 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
193 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
193 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
193 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
206 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
206 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
206 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
206 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
224 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
224 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
224 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
224 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T67 T68 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T67,T68 | 
| 1 | 0 | Covered | T32,T67,T68 | 
| 1 | 1 | Covered | T68,T374,T392 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T67,T68 | 
| 1 | 0 | Covered | T68,T374,T392 | 
| 1 | 1 | Covered | T32,T67,T68 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
203 | 
0 | 
0 | 
| T20 | 
0 | 
1 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T67 | 
0 | 
1 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T74 | 
0 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
203 | 
0 | 
0 | 
| T20 | 
0 | 
1 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T67 | 
0 | 
1 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T74 | 
0 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T67 T68 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T67,T68 | 
| 1 | 0 | Covered | T32,T67,T68 | 
| 1 | 1 | Covered | T68,T374,T392 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T67,T68 | 
| 1 | 0 | Covered | T68,T374,T392 | 
| 1 | 1 | Covered | T32,T67,T68 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
203 | 
0 | 
0 | 
| T20 | 
0 | 
1 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T67 | 
0 | 
1 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T74 | 
0 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
203 | 
0 | 
0 | 
| T20 | 
0 | 
1 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T67 | 
0 | 
1 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T74 | 
0 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
213 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
213 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
213 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
213 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T19 T32 T96 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T19,T32,T96 | 
| 1 | 0 | Covered | T19,T32,T96 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T19,T32,T96 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T19,T32,T96 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
187 | 
0 | 
0 | 
| T5 | 
444 | 
0 | 
0 | 
0 | 
| T10 | 
492 | 
0 | 
0 | 
0 | 
| T19 | 
554 | 
1 | 
0 | 
0 | 
| T25 | 
391 | 
0 | 
0 | 
0 | 
| T30 | 
391 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
810 | 
0 | 
0 | 
0 | 
| T56 | 
961 | 
0 | 
0 | 
0 | 
| T136 | 
1104 | 
0 | 
0 | 
0 | 
| T139 | 
1863 | 
0 | 
0 | 
0 | 
| T181 | 
644 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
187 | 
0 | 
0 | 
| T5 | 
27437 | 
0 | 
0 | 
0 | 
| T10 | 
28027 | 
0 | 
0 | 
0 | 
| T19 | 
27156 | 
1 | 
0 | 
0 | 
| T25 | 
19856 | 
0 | 
0 | 
0 | 
| T30 | 
15353 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
65888 | 
0 | 
0 | 
0 | 
| T56 | 
90007 | 
0 | 
0 | 
0 | 
| T136 | 
100216 | 
0 | 
0 | 
0 | 
| T139 | 
90360 | 
0 | 
0 | 
0 | 
| T181 | 
36335 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T19 T32 T96 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T19,T32,T96 | 
| 1 | 0 | Covered | T19,T32,T96 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T19,T32,T96 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T19,T32,T96 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
187 | 
0 | 
0 | 
| T5 | 
27437 | 
0 | 
0 | 
0 | 
| T10 | 
28027 | 
0 | 
0 | 
0 | 
| T19 | 
27156 | 
1 | 
0 | 
0 | 
| T25 | 
19856 | 
0 | 
0 | 
0 | 
| T30 | 
15353 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
65888 | 
0 | 
0 | 
0 | 
| T56 | 
90007 | 
0 | 
0 | 
0 | 
| T136 | 
100216 | 
0 | 
0 | 
0 | 
| T139 | 
90360 | 
0 | 
0 | 
0 | 
| T181 | 
36335 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
187 | 
0 | 
0 | 
| T5 | 
444 | 
0 | 
0 | 
0 | 
| T10 | 
492 | 
0 | 
0 | 
0 | 
| T19 | 
554 | 
1 | 
0 | 
0 | 
| T25 | 
391 | 
0 | 
0 | 
0 | 
| T30 | 
391 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T54 | 
810 | 
0 | 
0 | 
0 | 
| T56 | 
961 | 
0 | 
0 | 
0 | 
| T136 | 
1104 | 
0 | 
0 | 
0 | 
| T139 | 
1863 | 
0 | 
0 | 
0 | 
| T181 | 
644 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
206 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
206 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
206 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
206 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T113 T370 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T113,T370 | 
| 1 | 0 | Covered | T32,T113,T370 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T113,T370 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T113,T114 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
203 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T114 | 
0 | 
1 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
205 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T113 | 
0 | 
1 | 
0 | 
0 | 
| T114 | 
0 | 
1 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T370 | 
0 | 
1 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T113 T114 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T113,T114 | 
| 1 | 0 | Covered | T32,T114,T96 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T113,T114 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T113,T114 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
204 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T113 | 
0 | 
1 | 
0 | 
0 | 
| T114 | 
0 | 
1 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
204 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T113 | 
0 | 
1 | 
0 | 
0 | 
| T114 | 
0 | 
1 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
203 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
203 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 31 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 49 | 0 | 0 |  | 
| CONT_ASSIGN | 52 | 0 | 0 |  | 
| ALWAYS | 55 | 0 | 0 |  | 
| ALWAYS | 89 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
30                        always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31         1/1              if (!rst_src_ni) begin
           Tests:       T1 T2 T3 
32         1/1                src_level <= 1'b0;
           Tests:       T1 T2 T3 
33                          end else begin
34         1/1                src_level <= src_level ^ src_pulse_i;
           Tests:       T1 T2 T3 
35                          end
36                        end
37                      
38                      
39                        // source active must come far enough such that the destination domain has time
40                        // to create a valid pulse.
41                      `ifdef INC_ASSERT
42                        //VCS coverage off
43                        // pragma coverage off
44                      
45                        // source active flag tracks whether there is an ongoing "toggle" event.
46                        // Until this toggle event is accepted by the destination domain (negative edge of
47                        // of the pulse output), the source side cannot toggle again.
48                        logic effective_rst_n;
49         unreachable    assign effective_rst_n = rst_src_ni && dst_pulse_o;
50                      
51                        logic src_active_flag_d, src_active_flag_q;
52         unreachable    assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53                      
54                        always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55         unreachable      if (!effective_rst_n) begin
56         unreachable        src_active_flag_q <= '0;
57                          end else begin
58         unreachable        src_active_flag_q <= src_active_flag_d;
59                          end
60                        end
61                      
62                        //VCS coverage on
63                        // pragma coverage on
64                      
65                        `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66                      `endif
67                      
68                        //////////////////////////////////////////////////////////
69                        // synchronize level signal to destination clock domain //
70                        //////////////////////////////////////////////////////////
71                        logic dst_level;
72                      
73                        prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74                          // source clock domain
75                          .d_i    (src_level),
76                          // destination clock domain
77                          .clk_i  (clk_dst_i),
78                          .rst_ni (rst_dst_ni),
79                          .q_o    (dst_level)
80                        );
81                      
82                        ////////////////////////////////////////
83                        // convert level signal back to pulse //
84                        ////////////////////////////////////////
85                        logic dst_level_q;
86                      
87                        // delay dst_level by 1 cycle
88                        always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89         1/1              if (!rst_dst_ni) begin
           Tests:       T1 T2 T3 
90         1/1                dst_level_q <= 1'b0;
           Tests:       T1 T2 T3 
91                          end else begin
92         1/1                dst_level_q <= dst_level;
           Tests:       T1 T2 T3 
93                          end
94                        end
95                      
96                        // edge detection
97         1/1            assign dst_pulse_o = dst_level_q ^ dst_level;
           Tests:       T32 T96 T153 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Total | Covered | Percent | 
| Conditions | 8 | 8 | 100.00 | 
| Logical | 8 | 8 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T32,T96,T153 | 
| 1 | 1 | Covered | T374,T392,T393 | 
 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T96,T153 | 
| 1 | 0 | Covered | T374,T392,T393 | 
| 1 | 1 | Covered | T32,T96,T153 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| IF | 
31 | 
2 | 
2 | 
100.00 | 
| IF | 
89 | 
2 | 
2 | 
100.00 | 
31             if (!rst_src_ni) begin
               -1-  
32               src_level <= 1'b0;
                 ==>
33             end else begin
34               src_level <= src_level ^ src_pulse_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
89             if (!rst_dst_ni) begin
               -1-  
90               dst_level_q <= 1'b0;
                 ==>
91             end else begin
92               dst_level_q <= dst_level;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
126457039 | 
203 | 
0 | 
0 | 
| T32 | 
245200 | 
1 | 
0 | 
0 | 
| T80 | 
274520 | 
0 | 
0 | 
0 | 
| T179 | 
101118 | 
0 | 
0 | 
0 | 
| T182 | 
44652 | 
0 | 
0 | 
0 | 
| T219 | 
224013 | 
0 | 
0 | 
0 | 
| T220 | 
253782 | 
0 | 
0 | 
0 | 
| T311 | 
100479 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
40649 | 
0 | 
0 | 
0 | 
| T396 | 
35495 | 
0 | 
0 | 
0 | 
| T397 | 
21637 | 
0 | 
0 | 
0 | 
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1533647 | 
203 | 
0 | 
0 | 
| T32 | 
2365 | 
1 | 
0 | 
0 | 
| T80 | 
2609 | 
0 | 
0 | 
0 | 
| T179 | 
9716 | 
0 | 
0 | 
0 | 
| T182 | 
796 | 
0 | 
0 | 
0 | 
| T219 | 
2145 | 
0 | 
0 | 
0 | 
| T220 | 
2517 | 
0 | 
0 | 
0 | 
| T311 | 
1039 | 
0 | 
0 | 
0 | 
| T371 | 
0 | 
1 | 
0 | 
0 | 
| T374 | 
0 | 
2 | 
0 | 
0 | 
| T375 | 
0 | 
1 | 
0 | 
0 | 
| T383 | 
0 | 
1 | 
0 | 
0 | 
| T390 | 
0 | 
1 | 
0 | 
0 | 
| T391 | 
0 | 
2 | 
0 | 
0 | 
| T392 | 
0 | 
2 | 
0 | 
0 | 
| T393 | 
0 | 
2 | 
0 | 
0 | 
| T394 | 
0 | 
2 | 
0 | 
0 | 
| T395 | 
791 | 
0 | 
0 | 
0 | 
| T396 | 
533 | 
0 | 
0 | 
0 | 
| T397 | 
407 | 
0 | 
0 | 
0 |