SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
97.94 | 97.94 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.top_earlgrey.u_sram_ctrl_ret_aon | 99.64 | 99.64 | |||||
tb.dut.top_earlgrey.u_sram_ctrl_main | 99.65 | 99.65 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.64 | 99.64 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.64 | 99.64 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
93.94 | 92.47 | 89.34 | 100.00 | top_earlgrey |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.65 | 99.65 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.65 | 99.65 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
93.94 | 92.47 | 89.34 | 100.00 | top_earlgrey |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 66 | 60 | 90.91 |
Total Bits | 1164 | 1140 | 97.94 |
Total Bits 0->1 | 582 | 570 | 97.94 |
Total Bits 1->0 | 582 | 570 | 97.94 |
Ports | 66 | 60 | 90.91 |
Port Bits | 1164 | 1140 | 97.94 |
Port Bits 0->1 | 582 | 570 | 97.94 |
Port Bits 1->0 | 582 | 570 | 97.94 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT |
clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_otp_ni | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
ram_tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_address[16:0] | Yes | Yes | *T85,*T86,*T87 | Yes | T85,T86,T87 | INPUT |
ram_tl_i.a_address[20:17] | Unreachable | Unreachable | Unreachable | INPUT | ||
ram_tl_i.a_address[22:21] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_address[27:23] | Unreachable | Unreachable | Unreachable | INPUT | ||
ram_tl_i.a_address[28] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_address[29] | Unreachable | Unreachable | Unreachable | INPUT | ||
ram_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
ram_tl_i.a_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
ram_tl_i.a_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | INPUT |
ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
ram_tl_i.a_opcode[2:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T39,T31,T33 | OUTPUT |
ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
ram_tl_o.d_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
ram_tl_o.d_sink | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT |
ram_tl_o.d_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT |
ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
ram_tl_o.d_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT |
ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
ram_tl_o.d_opcode[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT |
ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
ram_tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
regs_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T69,T188,T187 | Yes | T69,T188,T187 | INPUT |
regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_data[31:0] | Yes | Yes | T69,T188,T187 | Yes | T69,T188,T187 | INPUT |
regs_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
regs_tl_i.a_address[5:0] | Yes | Yes | *T85,*T86,*T87 | Yes | T85,T86,T87 | INPUT |
regs_tl_i.a_address[17:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_address[20:18] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
regs_tl_i.a_address[21] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_address[22] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
regs_tl_i.a_address[23] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_address[24] | Yes | Yes | *T69,*T187,*T138 | Yes | T69,T187,T138 | INPUT |
regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_source[5:0] | Yes | Yes | *T32,*T80,*T88 | Yes | T32,T80,T88 | INPUT |
regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | INPUT |
regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_opcode[2:0] | Yes | Yes | T32,T80,T52 | Yes | T32,T80,T52 | INPUT |
regs_tl_i.a_valid | Yes | Yes | T69,T188,T187 | Yes | T69,T188,T187 | INPUT |
regs_tl_o.a_ready | Yes | Yes | T69,T188,T187 | Yes | T69,T188,T187 | OUTPUT |
regs_tl_o.d_error | Yes | Yes | T85,T86,T87 | Yes | T85,T87,T90 | OUTPUT |
regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T188,T187,T138 | Yes | T188,T187,T138 | OUTPUT |
regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T188,T187,T138 | Yes | T69,T188,T187 | OUTPUT |
regs_tl_o.d_data[31:0] | Yes | Yes | T188,T187,T138 | Yes | T69,T188,T187 | OUTPUT |
regs_tl_o.d_sink | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT |
regs_tl_o.d_source[5:0] | Yes | Yes | *T87,*T90,*T89 | Yes | T85,T86,T87 | OUTPUT |
regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
regs_tl_o.d_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT |
regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
regs_tl_o.d_opcode[0] | Yes | Yes | *T188,*T187,*T138 | Yes | T188,T187,T138 | OUTPUT |
regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
regs_tl_o.d_valid | Yes | Yes | T69,T188,T187 | Yes | T69,T188,T187 | OUTPUT |
alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_rx_i[0].ack_p | Yes | Yes | T69,T93,T94 | Yes | T69,T93,T94 | INPUT |
alert_rx_i[0].ping_n | Yes | Yes | T93,T94,T118 | Yes | T93,T94,T170 | INPUT |
alert_rx_i[0].ping_p | Yes | Yes | T93,T94,T170 | Yes | T93,T94,T118 | INPUT |
alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_tx_o[0].alert_p | Yes | Yes | T69,T93,T94 | Yes | T69,T93,T94 | OUTPUT |
lc_escalate_en_i[3:0] | Yes | Yes | T39,T75,T76 | Yes | T39,T31,T75 | INPUT |
lc_hw_debug_en_i[3:0] | Yes | Yes | T39,T31,T29 | Yes | T1,T2,T3 | INPUT |
otp_en_sram_ifetch_i[7:0] | Yes | Yes | T1,T2,T3 | Yes | T39,T31,T33 | INPUT |
sram_otp_key_o.req | Yes | Yes | T188,T187,T138 | Yes | T188,T187,T138 | OUTPUT |
sram_otp_key_i.seed_valid | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT |
sram_otp_key_i.nonce[127:0] | Yes | Yes | T1,T4,T31 | Yes | T1,T2,T3 | INPUT |
sram_otp_key_i.key[127:0] | Yes | Yes | T2,T3,T39 | Yes | T3,T39,T31 | INPUT |
sram_otp_key_i.ack | Yes | Yes | T188,T187,T138 | Yes | T188,T187,T138 | INPUT |
cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
cfg_i.rf_cfg.test | No | No | No | INPUT | ||
cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
cfg_i.ram_cfg.test | No | No | No | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 60 | 58 | 96.67 |
Total Bits | 1102 | 1098 | 99.64 |
Total Bits 0->1 | 551 | 549 | 99.64 |
Total Bits 1->0 | 551 | 549 | 99.64 |
Ports | 60 | 58 | 96.67 |
Port Bits | 1102 | 1098 | 99.64 |
Port Bits 0->1 | 551 | 549 | 99.64 |
Port Bits 1->0 | 551 | 549 | 99.64 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_ni | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT | |
clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_otp_ni | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T39,T33,T28 | Yes | T39,T33,T28 | INPUT | |
ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_address[11:0] | Yes | Yes | *T85,*T86,*T87 | Yes | T85,T86,T87 | INPUT | |
ram_tl_i.a_address[20:12] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_address[22:21] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_source[5:0] | Yes | Yes | *T32,*T80,*T88 | Yes | T32,T80,T88 | INPUT | |
ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | INPUT | |
ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_opcode[2:0] | Yes | Yes | T32,T80,T52 | Yes | T32,T80,T52 | INPUT | |
ram_tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T39,T31,T33 | OUTPUT | |
ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T39,T33,T28 | Yes | T39,T33,T28 | OUTPUT | |
ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | OUTPUT | |
ram_tl_o.d_data[31:0] | Yes | Yes | T39,T33,T28 | Yes | T39,T33,T28 | OUTPUT | |
ram_tl_o.d_sink | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT | |
ram_tl_o.d_source[5:0] | Yes | Yes | *T80,*T209,*T210 | Yes | T80,T209,T210 | OUTPUT | |
ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
ram_tl_o.d_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT | |
ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
ram_tl_o.d_opcode[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | |
ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
ram_tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
regs_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T188,T187,T138 | Yes | T188,T187,T138 | INPUT | |
regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_data[31:0] | Yes | Yes | T188,T187,T138 | Yes | T188,T187,T138 | INPUT | |
regs_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
regs_tl_i.a_address[5:0] | Yes | Yes | *T85,*T86,*T87 | Yes | T85,T86,T87 | INPUT | |
regs_tl_i.a_address[19:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_address[20] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
regs_tl_i.a_address[21] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_address[22] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
regs_tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_source[5:0] | Yes | Yes | *T32,*T80,*T88 | Yes | T32,T80,T88 | INPUT | |
regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | INPUT | |
regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_opcode[2:0] | Yes | Yes | T32,T80,T52 | Yes | T32,T80,T52 | INPUT | |
regs_tl_i.a_valid | Yes | Yes | T69,T188,T187 | Yes | T69,T188,T187 | INPUT | |
regs_tl_o.a_ready | Yes | Yes | T69,T188,T187 | Yes | T69,T188,T187 | OUTPUT | |
regs_tl_o.d_error | Yes | Yes | T87,T90,T89 | Yes | T85,T87,T90 | OUTPUT | |
regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T188,T187,T138 | Yes | T188,T187,T138 | OUTPUT | |
regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T188,T187,T138 | Yes | T69,T188,T187 | OUTPUT | |
regs_tl_o.d_data[31:0] | Yes | Yes | T188,T187,T138 | Yes | T69,T188,T187 | OUTPUT | |
regs_tl_o.d_sink | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT | |
regs_tl_o.d_source[5:0] | Yes | Yes | *T87,*T90,*T89 | Yes | T86,T87,T90 | OUTPUT | |
regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
regs_tl_o.d_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T86,T87,T90 | OUTPUT | |
regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
regs_tl_o.d_opcode[0] | Yes | Yes | *T188,*T187,*T138 | Yes | T188,T187,T138 | OUTPUT | |
regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
regs_tl_o.d_valid | Yes | Yes | T69,T188,T187 | Yes | T69,T188,T187 | OUTPUT | |
alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
alert_rx_i[0].ack_p | Yes | Yes | T69,T93,T94 | Yes | T69,T93,T94 | INPUT | |
alert_rx_i[0].ping_n | Yes | Yes | T93,T94,T170 | Yes | T93,T94,T170 | INPUT | |
alert_rx_i[0].ping_p | Yes | Yes | T93,T94,T170 | Yes | T93,T94,T170 | INPUT | |
alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
alert_tx_o[0].alert_p | Yes | Yes | T69,T93,T94 | Yes | T69,T93,T94 | OUTPUT | |
lc_escalate_en_i[3:0] | Yes | Yes | T39,T75,T76 | Yes | T39,T31,T75 | INPUT | |
lc_hw_debug_en_i[3:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
otp_en_sram_ifetch_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
sram_otp_key_o.req | Yes | Yes | T188,T187,T138 | Yes | T188,T187,T138 | OUTPUT | |
sram_otp_key_i.seed_valid | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT | |
sram_otp_key_i.nonce[127:0] | Yes | Yes | T1,T4,T31 | Yes | T1,T2,T3 | INPUT | |
sram_otp_key_i.key[127:0] | Yes | Yes | T2,T3,T39 | Yes | T3,T39,T31 | INPUT | |
sram_otp_key_i.ack | Yes | Yes | T188,T187,T138 | Yes | T188,T187,T138 | INPUT | |
cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
cfg_i.rf_cfg.test | No | No | No | INPUT | |||
cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
cfg_i.ram_cfg.test | No | No | No | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 62 | 60 | 96.77 |
Total Bits | 1136 | 1132 | 99.65 |
Total Bits 0->1 | 568 | 566 | 99.65 |
Total Bits 1->0 | 568 | 566 | 99.65 |
Ports | 62 | 60 | 96.77 |
Port Bits | 1136 | 1132 | 99.65 |
Port Bits 0->1 | 568 | 566 | 99.65 |
Port Bits 1->0 | 568 | 566 | 99.65 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_ni | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT | |
clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_otp_ni | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_address[16:0] | Yes | Yes | *T85,*T86,*T87 | Yes | T85,T86,T87 | INPUT | |
ram_tl_i.a_address[27:17] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_address[28] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_address[31:29] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | INPUT | |
ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
ram_tl_i.a_opcode[2:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T39,T31,T33 | OUTPUT | |
ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
ram_tl_o.d_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
ram_tl_o.d_sink | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT | |
ram_tl_o.d_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | |
ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
ram_tl_o.d_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT | |
ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
ram_tl_o.d_opcode[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | |
ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
ram_tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
regs_tl_i.d_ready | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT | |
regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T69,T187,T138 | Yes | T69,T187,T138 | INPUT | |
regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T69,T187,T138 | Yes | T69,T187,T138 | INPUT | |
regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T69,T187,T138 | Yes | T69,T187,T138 | INPUT | |
regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_data[31:0] | Yes | Yes | T69,T187,T138 | Yes | T69,T187,T138 | INPUT | |
regs_tl_i.a_mask[3:0] | Yes | Yes | T69,T187,T138 | Yes | T69,T187,T138 | INPUT | |
regs_tl_i.a_address[5:0] | Yes | Yes | *T85,*T86,*T87 | Yes | T85,T86,T87 | INPUT | |
regs_tl_i.a_address[17:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_address[20:18] | Yes | Yes | T69,T187,T138 | Yes | T69,T187,T138 | INPUT | |
regs_tl_i.a_address[23:21] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_address[24] | Yes | Yes | *T69,*T187,*T138 | Yes | T69,T187,T138 | INPUT | |
regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_address[30] | Yes | Yes | *T69,*T187,*T138 | Yes | T69,T187,T138 | INPUT | |
regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_source[5:0] | Yes | Yes | *T85,*T87,*T90 | Yes | T85,T87,T90 | INPUT | |
regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | INPUT | |
regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_opcode[2:0] | Yes | Yes | T85,T87,T90 | Yes | T85,T87,T90 | INPUT | |
regs_tl_i.a_valid | Yes | Yes | T69,T187,T138 | Yes | T69,T187,T138 | INPUT | |
regs_tl_o.a_ready | Yes | Yes | T69,T187,T138 | Yes | T69,T187,T138 | OUTPUT | |
regs_tl_o.d_error | Yes | Yes | T85,T86,T89 | Yes | T85,T90,T89 | OUTPUT | |
regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T189,T303,T304 | Yes | T189,T303,T304 | OUTPUT | |
regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T187,T138,T189 | Yes | T69,T187,T138 | OUTPUT | |
regs_tl_o.d_data[31:0] | Yes | Yes | T187,T138,T189 | Yes | T69,T187,T138 | OUTPUT | |
regs_tl_o.d_sink | Yes | Yes | T85,T87,T90 | Yes | T85,T86,T87 | OUTPUT | |
regs_tl_o.d_source[5:0] | Yes | Yes | *T87,*T89,*T91 | Yes | T85,T87,T90 | OUTPUT | |
regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
regs_tl_o.d_size[1:0] | Yes | Yes | T85,T86,T87 | Yes | T85,T86,T87 | OUTPUT | |
regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
regs_tl_o.d_opcode[0] | Yes | Yes | *T187,*T138,*T189 | Yes | T187,T138,T189 | OUTPUT | |
regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
regs_tl_o.d_valid | Yes | Yes | T69,T187,T138 | Yes | T69,T187,T138 | OUTPUT | |
alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
alert_rx_i[0].ack_p | Yes | Yes | T69,T93,T94 | Yes | T69,T93,T94 | INPUT | |
alert_rx_i[0].ping_n | Yes | Yes | T93,T94,T118 | Yes | T93,T94,T170 | INPUT | |
alert_rx_i[0].ping_p | Yes | Yes | T93,T94,T170 | Yes | T93,T94,T118 | INPUT | |
alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
alert_tx_o[0].alert_p | Yes | Yes | T69,T93,T94 | Yes | T69,T93,T94 | OUTPUT | |
lc_escalate_en_i[3:0] | Yes | Yes | T39,T75,T76 | Yes | T39,T31,T75 | INPUT | |
lc_hw_debug_en_i[3:0] | Yes | Yes | T39,T31,T29 | Yes | T1,T2,T3 | INPUT | |
otp_en_sram_ifetch_i[7:0] | Yes | Yes | T1,T2,T3 | Yes | T39,T31,T33 | INPUT | |
sram_otp_key_o.req | Yes | Yes | T187,T138,T48 | Yes | T187,T138,T48 | OUTPUT | |
sram_otp_key_i.seed_valid | Yes | Yes | T39,T31,T33 | Yes | T1,T2,T3 | INPUT | |
sram_otp_key_i.nonce[127:0] | Yes | Yes | T1,T4,T31 | Yes | T1,T2,T3 | INPUT | |
sram_otp_key_i.key[127:0] | Yes | Yes | T2,T3,T39 | Yes | T3,T39,T31 | INPUT | |
sram_otp_key_i.ack | Yes | Yes | T187,T138,T48 | Yes | T187,T138,T48 | INPUT | |
cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
cfg_i.rf_cfg.test | No | No | No | INPUT | |||
cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
cfg_i.ram_cfg.test | No | No | No | INPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |