Toggle Coverage for Module :
pattgen
| Total | Covered | Percent |
Totals |
35 |
35 |
100.00 |
Total Bits |
300 |
300 |
100.00 |
Total Bits 0->1 |
150 |
150 |
100.00 |
Total Bits 1->0 |
150 |
150 |
100.00 |
| | | |
Ports |
35 |
35 |
100.00 |
Port Bits |
300 |
300 |
100.00 |
Port Bits 0->1 |
150 |
150 |
100.00 |
Port Bits 1->0 |
150 |
150 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T39,T31,T33 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T27,T9,T126 |
Yes |
T27,T9,T126 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T27,T9,T126 |
Yes |
T27,T9,T126 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
*T85,*T86,*T87 |
Yes |
T85,T86,T87 |
INPUT |
tl_i.a_address[16:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19:17] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T32,*T80,*T88 |
Yes |
T32,T80,T88 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T85,T86,T87 |
Yes |
T85,T86,T87 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T32,T80,T52 |
Yes |
T32,T80,T52 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T27,T69,T9 |
Yes |
T27,T69,T9 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T27,T69,T9 |
Yes |
T27,T69,T9 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T85,T86,T89 |
Yes |
T85,T86,T89 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T27,T9,T126 |
Yes |
T27,T9,T126 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T27,T9,T126 |
Yes |
T27,T69,T9 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T27,T9,T126 |
Yes |
T27,T69,T9 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T85,T86,T87 |
Yes |
T85,T86,T87 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T52,*T62,T86 |
Yes |
T52,T62,T85 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T85,T86,T87 |
Yes |
T85,T86,T87 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T27,*T9,*T126 |
Yes |
T27,T9,T126 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T27,T69,T9 |
Yes |
T27,T69,T9 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T69,T93,T94 |
Yes |
T69,T93,T94 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T93,T94,T170 |
Yes |
T93,T94,T170 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T93,T94,T170 |
Yes |
T93,T94,T170 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T69,T93,T94 |
Yes |
T69,T93,T94 |
OUTPUT |
cio_pda0_tx_o |
Yes |
Yes |
T27,T9,T126 |
Yes |
T27,T9,T126 |
OUTPUT |
cio_pcl0_tx_o |
Yes |
Yes |
T27,T9,T126 |
Yes |
T27,T9,T126 |
OUTPUT |
cio_pda1_tx_o |
Yes |
Yes |
T9,T44,T119 |
Yes |
T9,T44,T119 |
OUTPUT |
cio_pcl1_tx_o |
Yes |
Yes |
T9,T44,T119 |
Yes |
T9,T44,T119 |
OUTPUT |
cio_pda0_tx_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_pcl0_tx_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_pda1_tx_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_pcl1_tx_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
intr_done_ch0_o |
Yes |
Yes |
T27,T126,T168 |
Yes |
T27,T126,T168 |
OUTPUT |
intr_done_ch1_o |
Yes |
Yes |
T168,T169,T96 |
Yes |
T168,T169,T96 |
OUTPUT |
*Tests covering at least one bit in the range