Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/lowrisc/opentitan/scratch/earlgrey_1_0_0_2024_08_20_RC0/chip_earlgrey_asic-sim-vcs/default/sim-vcs/../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_pwrmgr_aon 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_pwrmgr_aon

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : pwrmgr
TotalCoveredPercent
Totals 83 83 100.00
Total Bits 460 460 100.00
Total Bits 0->1 230 230 100.00
Total Bits 1->0 230 230 100.00

Ports 83 83 100.00
Port Bits 460 460 100.00
Port Bits 0->1 230 230 100.00
Port Bits 1->0 230 230 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_slow_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_slow_ni Yes Yes T31,T33,T29 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T31,T33,T29 Yes T1,T2,T3 INPUT
rst_main_ni Yes Yes T31,T33,T29 Yes T1,T2,T3 INPUT
clk_lc_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_lc_ni Yes Yes T39,T31,T33 Yes T1,T2,T3 INPUT
clk_esc_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_esc_ni Yes Yes T39,T31,T33 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T1,T22,T28 Yes T1,T22,T28 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T1,T22,T28 Yes T1,T22,T28 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T85,*T86,*T87 Yes T85,T86,T87 INPUT
tl_i.a_address[21:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T32,*T80,*T88 Yes T32,T80,T88 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T85,T86,T87 Yes T85,T86,T87 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T32,T80,T52 Yes T32,T80,T52 INPUT
tl_i.a_valid Yes Yes T1,T22,T28 Yes T1,T22,T28 INPUT
tl_o.a_ready Yes Yes T1,T22,T28 Yes T1,T22,T28 OUTPUT
tl_o.d_error Yes Yes T85,T87,T89 Yes T85,T87,T89 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T1,T22,T28 Yes T1,T22,T28 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T1,T22,T28 Yes T1,T22,T28 OUTPUT
tl_o.d_data[31:0] Yes Yes T1,T22,T28 Yes T1,T22,T28 OUTPUT
tl_o.d_sink Yes Yes T85,T87,T90 Yes T85,T86,T87 OUTPUT
tl_o.d_source[5:0] Yes Yes *T32,*T87,*T90 Yes T32,T85,T86 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T85,T86,T87 Yes T85,T86,T87 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T1,*T22,*T28 Yes T1,T22,T28 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T1,T22,T28 Yes T1,T22,T28 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T76,T65,T69 Yes T76,T65,T69 INPUT
alert_rx_i[0].ping_n Yes Yes T93,T94,T170 Yes T93,T94,T170 INPUT
alert_rx_i[0].ping_p Yes Yes T93,T94,T170 Yes T93,T94,T170 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T76,T186,T65 Yes T76,T186,T65 OUTPUT
pwr_ast_i.main_pok Yes Yes T31,T33,T29 Yes T1,T2,T3 INPUT
pwr_ast_i.usb_clk_val Yes Yes T1,T31,T22 Yes T1,T2,T3 INPUT
pwr_ast_i.io_clk_val Yes Yes T31,T22,T33 Yes T1,T2,T3 INPUT
pwr_ast_i.core_clk_val Yes Yes T1,T31,T22 Yes T1,T2,T3 INPUT
pwr_ast_i.slow_clk_val Yes Yes T121,T148,T140 Yes T1,T2,T3 INPUT
pwr_ast_o.usb_clk_en Yes Yes T1,T31,T22 Yes T1,T2,T3 OUTPUT
pwr_ast_o.io_clk_en Yes Yes T31,T22,T33 Yes T1,T2,T3 OUTPUT
pwr_ast_o.core_clk_en Yes Yes T1,T31,T22 Yes T1,T2,T3 OUTPUT
pwr_ast_o.slow_clk_en Unreachable Unreachable Unreachable OUTPUT
pwr_ast_o.pwr_clamp Yes Yes T1,T2,T3 Yes T31,T33,T29 OUTPUT
pwr_ast_o.pwr_clamp_env Yes Yes T1,T2,T3 Yes T31,T33,T29 OUTPUT
pwr_ast_o.main_pd_n Yes Yes T28,T15,T128 Yes T28,T15,T128 OUTPUT
pwr_rst_i.rst_sys_src_n[1:0] Yes Yes T39,T31,T33 Yes T1,T2,T3 INPUT
pwr_rst_i.rst_lc_src_n[1:0] Yes Yes T39,T31,T33 Yes T1,T2,T3 INPUT
pwr_rst_o.reset_cause[1:0] Yes Yes T1,T2,T3 Yes T1,T39,T31 OUTPUT
pwr_rst_o.rstreqs[4:0] Yes Yes T64,T65,T128 Yes T64,T65,T128 OUTPUT
pwr_rst_o.rst_sys_req[1:0] Yes Yes T1,T2,T3 Yes T39,T31,T33 OUTPUT
pwr_rst_o.rst_lc_req[1:0] Yes Yes T1,T2,T3 Yes T39,T31,T33 OUTPUT
pwr_clk_o.usb_ip_clk_en Yes Yes T1,T39,T31 Yes T1,T2,T3 OUTPUT
pwr_clk_o.io_ip_clk_en Yes Yes T1,T39,T31 Yes T1,T2,T3 OUTPUT
pwr_clk_o.main_ip_clk_en Yes Yes T1,T39,T31 Yes T1,T2,T3 OUTPUT
pwr_clk_i.usb_status Yes Yes T1,T39,T31 Yes T1,T2,T3 INPUT
pwr_clk_i.io_status Yes Yes T1,T39,T31 Yes T1,T2,T3 INPUT
pwr_clk_i.main_status Yes Yes T1,T39,T31 Yes T1,T2,T3 INPUT
pwr_otp_i.otp_idle Yes Yes T39,T31,T33 Yes T1,T2,T3 INPUT
pwr_otp_i.otp_done Yes Yes T39,T31,T33 Yes T1,T2,T3 INPUT
pwr_otp_o.otp_init Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
pwr_lc_i.lc_idle Yes Yes T39,T31,T33 Yes T1,T2,T3 INPUT
pwr_lc_i.lc_done Yes Yes T39,T31,T33 Yes T1,T2,T3 INPUT
pwr_lc_o.lc_init Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
pwr_flash_i.flash_idle Yes Yes T178,T33,T19 Yes T178,T33,T19 INPUT
pwr_cpu_i.core_sleeping Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
fetch_en_o[3:0] Yes Yes T1,T39,T31 Yes T1,T2,T3 OUTPUT
lc_hw_debug_en_i[3:0] Yes Yes T39,T31,T29 Yes T1,T2,T3 INPUT
lc_dft_en_i[3:0] Yes Yes T39,T31,T29 Yes T1,T2,T3 INPUT
wakeups_i[5:0] Yes Yes T64,T65,T128 Yes T64,T15,T65 INPUT
rstreqs_i[1:0] Yes Yes T64,T65,T128 Yes T64,T65,T128 INPUT
ndmreset_req_i Yes Yes T113,T253,T370 Yes T113,T253,T370 INPUT
strap_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
low_power_o Yes Yes T1,T2,T3 Yes T1,T31,T22 OUTPUT
rom_ctrl_i.good[3:0] Yes Yes T1,T2,T3 Yes T39,T31,T33 INPUT
rom_ctrl_i.done[3:0] Yes Yes T1,T2,T3 Yes T39,T31,T33 INPUT
sw_rst_req_i[3:0] Yes Yes T139,T172,T65 Yes T139,T172,T65 INPUT
esc_rst_tx_i.esc_n Yes Yes T39,T75,T76 Yes T39,T75,T76 INPUT
esc_rst_tx_i.esc_p Yes Yes T39,T75,T76 Yes T39,T75,T76 INPUT
esc_rst_rx_o.resp_n Yes Yes T39,T75,T76 Yes T39,T75,T76 OUTPUT
esc_rst_rx_o.resp_p Yes Yes T39,T75,T76 Yes T39,T75,T76 OUTPUT
intr_wakeup_o Yes Yes T1,T22,T19 Yes T1,T22,T19 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%