Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1027 | 1018 | 99.12 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| ALWAYS | 162 | 45 | 45 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 250 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 250 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 251 | 0 | 0 |  | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 252 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 253 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 254 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 255 | 0 | 0 |  | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 256 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 257 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 258 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 258 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 259 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 272 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 273 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 274 | 0 | 0 |  | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 275 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 276 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 277 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 278 | 0 | 0 |  | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 279 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 280 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 281 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 320 | 0 | 0 |  | 
| CONT_ASSIGN | 321 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 420 | 1 | 1 | 100.00 | 
| ALWAYS | 423 | 15 | 15 | 100.00 | 
| CONT_ASSIGN | 460 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 464 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 474 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 475 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 479 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 483 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 492 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 496 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 501 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 503 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 511 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 515 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 519 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 528 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 532 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 537 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 539 | 1 | 1 | 100.00 | 
| ALWAYS | 552 | 3 | 2 | 66.67 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 558 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 572 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 581 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 586 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 591 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 591 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 591 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 591 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 591 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 591 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 591 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 591 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 612 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 612 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 612 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 612 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 612 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 612 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 612 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 612 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 616 | 1 | 1 | 100.00 | 
Click here to see the source line report.
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon
 | Total | Covered | Percent | 
| Conditions | 1975 | 1679 | 85.01 | 
| Logical | 1975 | 1679 | 85.01 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
This module contains a very large number of conditions, so the report has been split into multiple pages, by source line number. Click on the line number range in the table below to see the condition coverage for that section of the module.
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon
 | Total | Covered | Percent | 
| Totals | 
463 | 
454 | 
98.06  | 
| Total Bits | 
2066 | 
2042 | 
98.84  | 
| Total Bits 0->1 | 
1033 | 
1022 | 
98.94  | 
| Total Bits 1->0 | 
1033 | 
1020 | 
98.74  | 
 |  |  |  | 
| Ports | 
463 | 
454 | 
98.06  | 
| Port Bits | 
2066 | 
2042 | 
98.84  | 
| Port Bits 0->1 | 
1033 | 
1022 | 
98.94  | 
| Port Bits 1->0 | 
1033 | 
1020 | 
98.74  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_ni | 
Yes | 
Yes | 
T33,T31,T36 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_sys_ni | 
Yes | 
Yes | 
T33,T31,T36 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| scanmode_i[3:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| clk_aon_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_aon_ni | 
Yes | 
Yes | 
T33,T31,T36 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| pin_wkup_req_o | 
Yes | 
Yes | 
T4,T13,T74 | 
Yes | 
T4,T13,T24 | 
OUTPUT | 
 | 
| usb_wkup_req_o | 
Yes | 
Yes | 
T8,T74,T38 | 
Yes | 
T8,T74,T38 | 
OUTPUT | 
 | 
| sleep_en_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T6,T4,T33 | 
INPUT | 
 | 
| strap_en_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| strap_en_override_i | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| lc_dft_en_i[3:0] | 
Yes | 
Yes | 
T33,T44,T45 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| lc_hw_debug_en_i[3:0] | 
Yes | 
Yes | 
T33,T44,T45 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| lc_check_byp_en_i[3:0] | 
Yes | 
Yes | 
T33,T31,T36 | 
Yes | 
T33,T59,T30 | 
INPUT | 
 | 
| lc_escalate_en_i[3:0] | 
Yes | 
Yes | 
T82,T83,T84 | 
Yes | 
T33,T31,T36 | 
INPUT | 
 | 
| pinmux_hw_debug_en_o[3:0] | 
Yes | 
Yes | 
T33,T44,T45 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| dft_strap_test_o.straps[1:0] | 
No | 
No | 
 | 
Yes | 
T85,T86,T87 | 
OUTPUT | 
 | 
| dft_strap_test_o.valid | 
Yes | 
Yes | 
T33,T44,T45 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| dft_hold_tap_sel_i | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| lc_jtag_o.tdi | 
Yes | 
Yes | 
T33,T34,T59 | 
Yes | 
T33,T34,T59 | 
OUTPUT | 
 | 
| lc_jtag_o.trst_n | 
Yes | 
Yes | 
T33,T31,T36 | 
Yes | 
T33,T34,T59 | 
OUTPUT | 
 | 
| lc_jtag_o.tms | 
Yes | 
Yes | 
T33,T34,T59 | 
Yes | 
T33,T34,T59 | 
OUTPUT | 
 | 
| lc_jtag_o.tck | 
Yes | 
Yes | 
T33,T34,T59 | 
Yes | 
T33,T34,T59 | 
OUTPUT | 
 | 
| lc_jtag_i.tdo_oe | 
Yes | 
Yes | 
T33,T34,T59 | 
Yes | 
T33,T34,T59 | 
INPUT | 
 | 
| lc_jtag_i.tdo | 
Yes | 
Yes | 
T33,T34,T59 | 
Yes | 
T33,T34,T59 | 
INPUT | 
 | 
| rv_jtag_o.tdi | 
Yes | 
Yes | 
T85,T88,T89 | 
Yes | 
T85,T88,T89 | 
OUTPUT | 
 | 
| rv_jtag_o.trst_n | 
Yes | 
Yes | 
T85,T89,T90 | 
Yes | 
T85,T88,T89 | 
OUTPUT | 
 | 
| rv_jtag_o.tms | 
Yes | 
Yes | 
T85,T88,T89 | 
Yes | 
T85,T88,T89 | 
OUTPUT | 
 | 
| rv_jtag_o.tck | 
Yes | 
Yes | 
T85,T88,T89 | 
Yes | 
T85,T88,T89 | 
OUTPUT | 
 | 
| rv_jtag_i.tdo_oe | 
Yes | 
Yes | 
T85,T88,T89 | 
Yes | 
T85,T88,T89 | 
INPUT | 
 | 
| rv_jtag_i.tdo | 
Yes | 
Yes | 
T85,T88,T89 | 
Yes | 
T85,T88,T89 | 
INPUT | 
 | 
| dft_jtag_o.tdi | 
Yes | 
Yes | 
T85,T89,T91 | 
Yes | 
T85,T89,T91 | 
OUTPUT | 
 | 
| dft_jtag_o.trst_n | 
Yes | 
Yes | 
T85,T89,T91 | 
Yes | 
T85,T89,T91 | 
OUTPUT | 
 | 
| dft_jtag_o.tms | 
Yes | 
Yes | 
T85,T89,T91 | 
Yes | 
T85,T89,T91 | 
OUTPUT | 
 | 
| dft_jtag_o.tck | 
Yes | 
Yes | 
T85,T89,T91 | 
Yes | 
T85,T89,T91 | 
OUTPUT | 
 | 
| dft_jtag_i.tdo_oe | 
Yes | 
Yes | 
T85,T89,T92 | 
Yes | 
T85,T89,T92 | 
INPUT | 
 | 
| dft_jtag_i.tdo | 
Yes | 
Yes | 
T85,T89,T92 | 
Yes | 
T85,T89,T92 | 
INPUT | 
 | 
| usbdev_dppullup_en_i | 
Yes | 
Yes | 
T7,T8,T9 | 
Yes | 
T7,T8,T9 | 
INPUT | 
 | 
| usbdev_dnpullup_en_i | 
Yes | 
Yes | 
T7,T8,T93 | 
Yes | 
T7,T8,T93 | 
INPUT | 
 | 
| usb_dppullup_en_o | 
Yes | 
Yes | 
T7,T8,T9 | 
Yes | 
T7,T8,T9 | 
OUTPUT | 
 | 
| usb_dnpullup_en_o | 
Yes | 
Yes | 
T7,T8,T93 | 
Yes | 
T7,T8,T93 | 
OUTPUT | 
 | 
| usbdev_suspend_req_i | 
Yes | 
Yes | 
T8,T74,T38 | 
Yes | 
T8,T74,T38 | 
INPUT | 
 | 
| usbdev_wake_ack_i | 
Yes | 
Yes | 
T8,T74,T38 | 
Yes | 
T8,T74,T38 | 
INPUT | 
 | 
| usbdev_bus_not_idle_o | 
Yes | 
Yes | 
T74,T38,T75 | 
Yes | 
T74,T38,T75 | 
OUTPUT | 
 | 
| usbdev_bus_reset_o | 
Yes | 
Yes | 
T8 | 
Yes | 
T8 | 
OUTPUT | 
 | 
| usbdev_sense_lost_o | 
Yes | 
Yes | 
T74,T38,T75 | 
Yes | 
T74,T38,T75 | 
OUTPUT | 
 | 
| usbdev_wake_detect_active_o | 
Yes | 
Yes | 
T8,T74,T38 | 
Yes | 
T8,T74,T38 | 
OUTPUT | 
 | 
| tl_i.d_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[11:0] | 
Yes | 
Yes | 
*T94,*T95,*T96 | 
Yes | 
T94,T95,T96 | 
INPUT | 
 | 
| tl_i.a_address[16:12] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[18:17] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[21:19] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[22] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[29:23] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T97,*T35,*T98 | 
Yes | 
T97,T35,T98 | 
INPUT | 
 | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T94,T95,T96 | 
Yes | 
T94,T95,T96 | 
INPUT | 
 | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T35,T98,T67 | 
Yes | 
T35,T98,T67 | 
INPUT | 
 | 
| tl_i.a_valid | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_o.a_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| tl_o.d_error | 
Yes | 
Yes | 
T94,T96,T99 | 
Yes | 
T94,T96,T99 | 
OUTPUT | 
 | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| tl_o.d_sink | 
Yes | 
Yes | 
T94,T96,T99 | 
Yes | 
T94,T96,T99 | 
OUTPUT | 
 | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T67,*T71,*T94 | 
Yes | 
T67,T71,T94 | 
OUTPUT | 
 | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T94,T96,T99 | 
Yes | 
T94,T96,T99 | 
OUTPUT | 
 | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_valid | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T100,T76,T101 | 
Yes | 
T100,T76,T101 | 
INPUT | 
 | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T100,T101,T102 | 
Yes | 
T100,T101,T102 | 
INPUT | 
 | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T100,T101,T102 | 
Yes | 
T100,T101,T102 | 
INPUT | 
 | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T100,T76,T101 | 
Yes | 
T100,T76,T101 | 
OUTPUT | 
 | 
| periph_to_mio_i[74:0] | 
Yes | 
Yes | 
T4,T27,T41 | 
Yes | 
T4,T27,T41 | 
INPUT | 
 | 
| periph_to_mio_oe_i[74:0] | 
Yes | 
Yes | 
T27,T42,T43 | 
Yes | 
T4,T27,T13 | 
INPUT | 
 | 
| mio_to_periph_o[56:0] | 
Yes | 
Yes | 
T27,T13,T41 | 
Yes | 
T27,T13,T41 | 
OUTPUT | 
 | 
| periph_to_dio_i[11:0] | 
Yes | 
Yes | 
*T7,*T8,*T9 | 
Yes | 
T9,T19,T38 | 
INPUT | 
 | 
| periph_to_dio_i[13:12] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| periph_to_dio_i[15:14] | 
Yes | 
Yes | 
T10,T11,T12 | 
Yes | 
T10,T11,T12 | 
INPUT | 
 | 
| periph_to_dio_oe_i[15:0] | 
Yes | 
Yes | 
T9,T19,T40 | 
Yes | 
T9,T19,T40 | 
INPUT | 
 | 
| dio_to_periph_o[15:0] | 
Yes | 
Yes | 
T6,T7,T8 | 
Yes | 
T7,T8,T9 | 
OUTPUT | 
 | 
| mio_attr_o[0].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[0].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[0].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[0].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[0].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[0].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[0].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[0].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[0].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[0].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[0].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[1].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[1].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[1].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[1].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[1].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[1].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[1].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[1].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[1].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[1].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[1].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[2].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[2].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[2].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T46,T47 | 
OUTPUT | 
 | 
| mio_attr_o[2].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T46,T47 | 
OUTPUT | 
 | 
| mio_attr_o[2].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[2].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[2].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[2].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[2].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[2].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[2].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[3].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[3].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[3].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[3].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[3].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[3].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[3].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[3].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[3].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[3].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[3].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[4].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[4].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[4].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[4].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[4].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[4].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[4].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[4].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[4].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[4].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[4].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[5].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[5].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[5].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[5].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[5].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[5].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[5].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[5].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[5].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[5].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[5].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[6].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[6].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[6].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[6].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[6].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[6].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[6].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[6].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[6].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[6].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[6].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[7].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[7].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[7].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T14,T50,T51 | 
OUTPUT | 
 | 
| mio_attr_o[7].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T14,T50,T51 | 
OUTPUT | 
 | 
| mio_attr_o[7].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[7].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[7].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[7].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[7].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[7].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[7].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[8].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[8].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[8].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[8].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[8].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[8].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[8].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[8].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[8].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[8].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[8].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[9].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[9].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[9].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T46,T47 | 
OUTPUT | 
 | 
| mio_attr_o[9].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T46,T47 | 
OUTPUT | 
 | 
| mio_attr_o[9].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[9].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[9].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[9].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[9].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[9].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[9].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[10].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[10].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[10].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| mio_attr_o[10].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| mio_attr_o[10].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[10].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[10].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[10].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[10].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[10].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[10].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[11].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[11].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[11].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[11].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[11].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[11].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[11].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[11].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[11].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[11].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[11].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[12].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[12].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[12].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| mio_attr_o[12].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| mio_attr_o[12].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[12].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[12].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[12].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[12].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[12].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[12].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[13].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[13].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[13].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T52,T46 | 
OUTPUT | 
 | 
| mio_attr_o[13].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T52,T46 | 
OUTPUT | 
 | 
| mio_attr_o[13].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[13].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[13].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[13].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[13].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[13].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[13].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[14].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[14].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[14].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T52,T46 | 
OUTPUT | 
 | 
| mio_attr_o[14].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T52,T46 | 
OUTPUT | 
 | 
| mio_attr_o[14].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[14].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[14].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[14].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[14].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[14].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[14].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[15].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[15].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[15].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T52,T46 | 
OUTPUT | 
 | 
| mio_attr_o[15].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T52,T46 | 
OUTPUT | 
 | 
| mio_attr_o[15].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[15].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[15].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[15].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[15].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[15].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[15].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[16].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[16].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[16].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[16].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[16].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[16].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[16].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[16].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[16].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[16].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[16].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[17].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[17].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[17].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[17].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[17].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[17].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[17].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[17].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[17].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[17].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[17].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[18].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[18].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[18].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[18].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[18].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[18].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[18].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[18].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[18].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[18].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[18].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[19].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[19].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[19].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[19].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[19].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[19].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[19].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[19].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[19].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[19].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[19].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[20].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[20].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[20].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[20].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[20].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[20].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[20].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[20].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[20].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[20].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[20].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[21].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[21].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[21].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[21].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[21].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[21].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[21].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[21].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[21].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[21].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[21].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[22].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[22].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[22].pull_en | 
Yes | 
Yes | 
T53,T54,T55 | 
Yes | 
T56,T57,T58 | 
OUTPUT | 
 | 
| mio_attr_o[22].pull_select | 
Yes | 
Yes | 
T56,T57,T58 | 
Yes | 
T56,T57,T58 | 
OUTPUT | 
 | 
| mio_attr_o[22].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[22].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[22].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[22].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[22].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[22].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[22].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[23].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[23].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[23].pull_en | 
Yes | 
Yes | 
T53,T54,T55 | 
Yes | 
T56,T57,T58 | 
OUTPUT | 
 | 
| mio_attr_o[23].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[23].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[23].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[23].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[23].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[23].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[23].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[23].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[24].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[24].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[24].pull_en | 
Yes | 
Yes | 
T53,T54,T55 | 
Yes | 
T56,T57,T58 | 
OUTPUT | 
 | 
| mio_attr_o[24].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[24].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[24].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[24].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[24].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[24].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[24].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[24].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[25].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[25].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[25].pull_en | 
Yes | 
Yes | 
T6,T33,T44 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| mio_attr_o[25].pull_select | 
Yes | 
Yes | 
T6,T33,T44 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| mio_attr_o[25].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[25].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[25].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[25].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[25].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[25].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[25].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[26].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[26].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[26].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[26].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[26].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[26].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[26].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[26].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[26].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[26].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[26].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[27].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[27].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[27].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[27].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[27].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[27].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[27].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[27].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[27].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[27].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[27].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[28].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[28].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[28].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[28].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[28].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[28].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[28].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[28].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[28].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[28].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[28].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[29].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[29].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[29].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[29].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[29].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[29].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[29].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[29].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[29].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[29].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[29].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[30].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[30].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[30].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[30].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[30].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[30].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[30].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[30].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[30].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[30].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[30].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[31].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[31].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[31].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[31].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[31].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[31].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[31].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[31].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[31].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[31].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[31].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[32].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[32].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[32].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[32].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[32].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[32].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[32].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[32].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[32].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[32].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[32].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[33].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[33].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[33].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[33].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[33].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[33].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[33].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[33].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[33].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[33].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[33].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[34].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[34].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[34].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[34].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[34].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[34].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[34].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[34].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[34].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[34].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[34].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[35].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[35].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[35].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[35].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[35].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[35].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[35].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[35].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[35].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[35].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[35].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[36].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[36].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[36].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[36].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[36].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[36].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[36].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[36].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[36].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[36].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[36].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[37].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[37].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[37].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[37].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[37].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[37].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[37].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[37].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[37].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[37].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[37].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[38].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[38].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[38].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[38].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[38].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[38].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[38].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[38].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[38].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[38].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[38].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[39].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[39].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[39].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[39].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[39].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[39].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[39].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[39].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[39].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[39].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[39].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[40].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[40].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[40].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[40].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[40].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[40].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[40].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[40].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[40].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[40].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[40].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[41].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[41].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[41].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[41].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[41].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[41].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[41].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[41].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[41].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[41].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[41].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[42].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[42].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[42].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[42].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[42].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[42].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[42].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[42].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[42].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[42].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[42].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[43].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[43].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[43].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[43].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[43].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[43].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[43].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[43].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[43].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[43].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[43].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[44].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[44].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[44].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[44].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[44].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[44].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[44].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[44].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[44].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[44].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[44].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[45].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[45].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[45].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[45].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[45].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[45].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[45].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[45].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[45].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[45].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[45].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[46].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[46].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[46].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[46].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[46].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[46].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[46].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[46].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[46].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_attr_o[46].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| mio_attr_o[46].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| mio_out_o[46:0] | 
Yes | 
Yes | 
T4,T27,T41 | 
Yes | 
T4,T27,T41 | 
OUTPUT | 
 | 
| mio_oe_o[46:0] | 
Yes | 
Yes | 
T27,T42,T43 | 
Yes | 
T4,T27,T41 | 
OUTPUT | 
 | 
| mio_in_i[46:0] | 
Yes | 
Yes | 
T4,T27,T37 | 
Yes | 
T6,T4,T27 | 
INPUT | 
 | 
| dio_attr_o[0].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[0].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[0].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[0].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[0].keep_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dio_attr_o[0].schmitt_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dio_attr_o[0].od_en | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dio_attr_o[0].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[0].slew_rate[1:0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dio_attr_o[0].drive_strength[0] | 
Yes | 
Yes | 
*T33,*T44,*T45 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| dio_attr_o[0].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[1].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[1].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[1].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[1].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[1].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[1].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[1].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[1].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[1].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[1].drive_strength[0] | 
Yes | 
Yes | 
*T33,*T44,*T45 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| dio_attr_o[1].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[2].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[2].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[2].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| dio_attr_o[2].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| dio_attr_o[2].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[2].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[2].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[2].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[2].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[2].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[2].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[3].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[3].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[3].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| dio_attr_o[3].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| dio_attr_o[3].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[3].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[3].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[3].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[3].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[3].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[3].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[4].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[4].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[4].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| dio_attr_o[4].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| dio_attr_o[4].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[4].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[4].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[4].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[4].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[4].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[4].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[5].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[5].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[5].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| dio_attr_o[5].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| dio_attr_o[5].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[5].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[5].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[5].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[5].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[5].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[5].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[6].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[6].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[6].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[6].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[6].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[6].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[6].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[6].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[6].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[6].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[6].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[7].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[7].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[7].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[7].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[7].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[7].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[7].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[7].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[7].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[7].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[7].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[8].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[8].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[8].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[8].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[8].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[8].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[8].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[8].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[8].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[8].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[8].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[9].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[9].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[9].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[9].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[9].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[9].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[9].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[9].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[9].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[9].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[9].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[10].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[10].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T18,T48,T49 | 
OUTPUT | 
 | 
| dio_attr_o[10].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[10].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[10].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[10].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[10].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[10].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[10].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[10].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[10].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[11].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[11].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T18,T48,T49 | 
OUTPUT | 
 | 
| dio_attr_o[11].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[11].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[11].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[11].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[11].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[11].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[11].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[11].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[11].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[12].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[12].virt_od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[12].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[12].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[12].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[12].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[12].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[12].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[12].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[12].drive_strength[0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dio_attr_o[12].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[13].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[13].virt_od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[13].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[13].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[13].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[13].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[13].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[13].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[13].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[13].drive_strength[0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dio_attr_o[13].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[14].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[14].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[14].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T46,T47 | 
OUTPUT | 
 | 
| dio_attr_o[14].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T46,T47 | 
OUTPUT | 
 | 
| dio_attr_o[14].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[14].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[14].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[14].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[14].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[14].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[14].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[15].invert | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[15].virt_od_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[15].pull_en | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T46,T47 | 
OUTPUT | 
 | 
| dio_attr_o[15].pull_select | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T10,T46,T47 | 
OUTPUT | 
 | 
| dio_attr_o[15].keep_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[15].schmitt_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[15].od_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[15].input_disable | 
Yes | 
Yes | 
T21,T22,T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[15].slew_rate[1:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_attr_o[15].drive_strength[0] | 
Yes | 
Yes | 
*T21,*T22,*T23 | 
Yes | 
T21,T22,T23 | 
OUTPUT | 
 | 
| dio_attr_o[15].drive_strength[3:1] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tie offs. | 
| dio_out_o[11:0] | 
Yes | 
Yes | 
*T6,*T7,*T8 | 
Yes | 
T9,T19,T38 | 
OUTPUT | 
 | 
| dio_out_o[13:12] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dio_out_o[15:14] | 
Yes | 
Yes | 
T10,T11,T12 | 
Yes | 
T10,T11,T12 | 
OUTPUT | 
 | 
| dio_oe_o[15:0] | 
Yes | 
Yes | 
T9,T19,T40 | 
Yes | 
T6,T9,T19 | 
OUTPUT | 
 | 
| dio_in_i[15:0] | 
Yes | 
Yes | 
T6,T7,T8 | 
Yes | 
T7,T8,T9 | 
INPUT | 
 | 
*Tests covering at least one bit in the range
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
778 | 
627 | 
80.59  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
496 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
496 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
496 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
496 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
496 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
496 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
496 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
496 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
479 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
483 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
492 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
496 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
532 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
532 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
532 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
532 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
532 | 
4 | 
3 | 
75.00  | 
| TERNARY | 
515 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
519 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
528 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
532 | 
4 | 
2 | 
50.00  | 
| TERNARY | 
591 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
591 | 
2 | 
1 | 
50.00  | 
| TERNARY | 
591 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
591 | 
2 | 
1 | 
50.00  | 
| TERNARY | 
591 | 
2 | 
1 | 
50.00  | 
| TERNARY | 
591 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
591 | 
2 | 
1 | 
50.00  | 
| TERNARY | 
591 | 
2 | 
2 | 
100.00 | 
| IF | 
162 | 
2 | 
2 | 
100.00 | 
| IF | 
423 | 
2 | 
2 | 
100.00 | 
| IF | 
553 | 
2 | 
1 | 
50.00  | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73,T79 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73,T79 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T4,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T4,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T4,T17 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T4,T17 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T17,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T17,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73,T79 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T17,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73,T79 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T17,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T4,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T4,T73 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T4,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T4,T73,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T4,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T13 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T4,T13 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T4,T13 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T4,T13 | 
| 0 | 
1 | 
- | 
Covered | 
T4,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T17,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T17,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T71 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T71 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T20,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T20,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T71 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T71 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T71 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T71 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T6 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T6 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T6 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T6 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T20,T71 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Covered | 
T20,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Covered | 
T20,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
479            assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
483            assign mio_oe[k]  = reg2hw.mio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
492            assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
493                                         (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
494                                         (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
496            assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
497                                        (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
498                                        (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20,T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T17 | 
| 0 | 
1 | 
- | 
Covered | 
T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T17 | 
| 0 | 
1 | 
- | 
Covered | 
T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T20 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T13,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T13,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T13,T80,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T13,T80,T81 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T13,T80,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T13,T80,T81 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T13,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T13,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T13,T80 | 
| 0 | 
1 | 
- | 
Covered | 
T13,T17,T80 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T13,T80 | 
| 0 | 
1 | 
- | 
Covered | 
T13,T17,T80 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T13,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T13,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T13,T80,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T13,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T13,T80,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T13,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T13,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T13,T17 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T13,T80,T81 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T13,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T13,T80,T81 | 
| 0 | 
1 | 
- | 
Covered | 
T6,T13,T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T17,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T6,T17,T20 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Covered | 
T71 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T71 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T71 | 
| 0 | 
1 | 
- | 
Not Covered | 
 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T17,T20 | 
| 0 | 
1 | 
- | 
Covered | 
T71 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
515            assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
519            assign dio_oe[k]  = reg2hw.dio_pad_sleep_status[k].q ?
                                                                    -1-  
                                                                    ==>  
                                                                    ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T6,T17,T20 | 
| 0 | 
Covered | 
T1,T2,T3 | 
528            assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
                                                                                  -1-  
                                                                                  ==>  
529                                         (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                  -2-  
                                                                                  ==>  
530                                         (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
                                                                                  -3-  
                                                                                  ==>  
                                                                                  ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
532            assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
                                                                                 -1-  
                                                                                 ==>  
533                                        (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
                                                                                 -2-  
                                                                                 ==>  
534                                        (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
                                                                                 -3-  
                                                                                 ==>  
                                                                                 ==>  
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Not Covered | 
 | 
| 0 | 
1 | 
- | 
Covered | 
T17 | 
| 0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
Not Covered | 
 | 
591            assign pin_value = (reg2hw.wkup_detector[k].miodio.q)           ?
                                                                               -1-  
                                                                               ==>  
                                                                               ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T13,T80,T81 | 
| 0 | 
Covered | 
T1,T2,T3 | 
591            assign pin_value = (reg2hw.wkup_detector[k].miodio.q)           ?
                                                                               -1-  
                                                                               ==>  
                                                                               ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
591            assign pin_value = (reg2hw.wkup_detector[k].miodio.q)           ?
                                                                               -1-  
                                                                               ==>  
                                                                               ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T24 | 
| 0 | 
Covered | 
T1,T2,T3 | 
591            assign pin_value = (reg2hw.wkup_detector[k].miodio.q)           ?
                                                                               -1-  
                                                                               ==>  
                                                                               ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
591            assign pin_value = (reg2hw.wkup_detector[k].miodio.q)           ?
                                                                               -1-  
                                                                               ==>  
                                                                               ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
591            assign pin_value = (reg2hw.wkup_detector[k].miodio.q)           ?
                                                                               -1-  
                                                                               ==>  
                                                                               ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T26 | 
| 0 | 
Covered | 
T1,T2,T3 | 
591            assign pin_value = (reg2hw.wkup_detector[k].miodio.q)           ?
                                                                               -1-  
                                                                               ==>  
                                                                               ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
591            assign pin_value = (reg2hw.wkup_detector[k].miodio.q)           ?
                                                                               -1-  
                                                                               ==>  
                                                                               ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T71 | 
| 0 | 
Covered | 
T1,T2,T3 | 
162            if (!rst_ni) begin
               -1-  
163              dio_pad_attr_q <= '0;
                 ==>
164              mio_pad_attr_q <= '0;
165            end else begin
166              // dedicated pads
167              for (int kk = 0; kk < NDioPads; kk++) begin
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
423            if (!rst_ni) begin
               -1-  
424              sleep_en_q       <= 1'b0;
                 ==>
425              mio_out_retreg_q <= '0;
426              mio_oe_retreg_q  <= '0;
427              dio_out_retreg_q <= '0;
428              dio_oe_retreg_q  <= '0;
429            end else begin
430              sleep_en_q <= sleep_en_i;
                 ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
553                if (prim_mubi_pkg::mubi4_test_true_strict(scanmode_i)) begin
                   -1-  
554                  dio_wkup_no_scan[k] = 1'b0;
                     ==>
555                end
                   MISSING_ELSE
                   ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T6,T13,T14 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon
Assertion Details
AlertsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
AonWkupReqKnownO_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1397218 | 
1205604 | 
0 | 
0 | 
| T1 | 
457 | 
286 | 
0 | 
0 | 
| T2 | 
350 | 
177 | 
0 | 
0 | 
| T3 | 
608 | 
436 | 
0 | 
0 | 
| T4 | 
709 | 
537 | 
0 | 
0 | 
| T5 | 
793 | 
621 | 
0 | 
0 | 
| T6 | 
465 | 
291 | 
0 | 
0 | 
| T29 | 
466 | 
294 | 
0 | 
0 | 
| T33 | 
516 | 
283 | 
0 | 
0 | 
| T103 | 
355 | 
184 | 
0 | 
0 | 
| T104 | 
331 | 
158 | 
0 | 
0 | 
DftJtagTckKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
DftJtagTmsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
DftJtagTrstKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
DftStrapsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
DioKnownO_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
DioOeKnownO_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
FpvSecCmBusIntegrity_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
0 | 
0 | 
0 | 
FpvSecCmRegWeOnehotCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
3 | 
0 | 
0 | 
| T105 | 
57144 | 
1 | 
0 | 
0 | 
| T106 | 
0 | 
1 | 
0 | 
0 | 
| T107 | 
0 | 
1 | 
0 | 
0 | 
| T108 | 
66863 | 
0 | 
0 | 
0 | 
| T109 | 
42498 | 
0 | 
0 | 
0 | 
| T110 | 
40405 | 
0 | 
0 | 
0 | 
| T111 | 
156652 | 
0 | 
0 | 
0 | 
| T112 | 
60304 | 
0 | 
0 | 
0 | 
| T113 | 
57612 | 
0 | 
0 | 
0 | 
| T114 | 
41827 | 
0 | 
0 | 
0 | 
| T115 | 
42580 | 
0 | 
0 | 
0 | 
| T116 | 
65665 | 
0 | 
0 | 
0 | 
LcJtagTckKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
LcJtagTmsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
LcJtagTrstKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
MioKnownO_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
MioOeKnownO_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
PinmuxWkupStable_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1397218 | 
5081 | 
0 | 
0 | 
| T4 | 
709 | 
136 | 
0 | 
0 | 
| T5 | 
793 | 
0 | 
0 | 
0 | 
| T13 | 
0 | 
71 | 
0 | 
0 | 
| T24 | 
0 | 
470 | 
0 | 
0 | 
| T25 | 
0 | 
21 | 
0 | 
0 | 
| T27 | 
751 | 
0 | 
0 | 
0 | 
| T29 | 
466 | 
0 | 
0 | 
0 | 
| T30 | 
291 | 
0 | 
0 | 
0 | 
| T33 | 
516 | 
0 | 
0 | 
0 | 
| T34 | 
457 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
636 | 
0 | 
0 | 
| T59 | 
328 | 
0 | 
0 | 
0 | 
| T73 | 
0 | 
65 | 
0 | 
0 | 
| T74 | 
0 | 
25 | 
0 | 
0 | 
| T75 | 
0 | 
544 | 
0 | 
0 | 
| T80 | 
0 | 
93 | 
0 | 
0 | 
| T104 | 
331 | 
0 | 
0 | 
0 | 
| T117 | 
0 | 
25 | 
0 | 
0 | 
| T118 | 
532 | 
0 | 
0 | 
0 | 
PwrMgrStrapSampleOnce0_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
1656 | 
0 | 
0 | 
| T1 | 
19683 | 
1 | 
0 | 
0 | 
| T2 | 
15227 | 
1 | 
0 | 
0 | 
| T3 | 
51811 | 
1 | 
0 | 
0 | 
| T4 | 
42326 | 
1 | 
0 | 
0 | 
| T5 | 
71777 | 
1 | 
0 | 
0 | 
| T6 | 
24397 | 
1 | 
0 | 
0 | 
| T29 | 
18676 | 
1 | 
0 | 
0 | 
| T33 | 
24587 | 
2 | 
0 | 
0 | 
| T103 | 
10868 | 
1 | 
0 | 
0 | 
| T104 | 
16177 | 
1 | 
0 | 
0 | 
PwrMgrStrapSampleOnce1_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
0 | 
0 | 
964 | 
RvJtagTckKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
RvJtagTmsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
RvJtagTrstKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
TlAReadyKnownO_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
TlDValidKnownO_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
118631470 | 
117954515 | 
0 | 
0 | 
| T1 | 
19683 | 
19376 | 
0 | 
0 | 
| T2 | 
15227 | 
14759 | 
0 | 
0 | 
| T3 | 
51811 | 
51033 | 
0 | 
0 | 
| T4 | 
42326 | 
41893 | 
0 | 
0 | 
| T5 | 
71777 | 
71106 | 
0 | 
0 | 
| T6 | 
24397 | 
23942 | 
0 | 
0 | 
| T29 | 
18676 | 
18353 | 
0 | 
0 | 
| T33 | 
24587 | 
23645 | 
0 | 
0 | 
| T103 | 
10868 | 
10511 | 
0 | 
0 | 
| T104 | 
16177 | 
15605 | 
0 | 
0 | 
UsbWakeDetectActiveKnownO_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1397218 | 
1205604 | 
0 | 
0 | 
| T1 | 
457 | 
286 | 
0 | 
0 | 
| T2 | 
350 | 
177 | 
0 | 
0 | 
| T3 | 
608 | 
436 | 
0 | 
0 | 
| T4 | 
709 | 
537 | 
0 | 
0 | 
| T5 | 
793 | 
621 | 
0 | 
0 | 
| T6 | 
465 | 
291 | 
0 | 
0 | 
| T29 | 
466 | 
294 | 
0 | 
0 | 
| T33 | 
516 | 
283 | 
0 | 
0 | 
| T103 | 
355 | 
184 | 
0 | 
0 | 
| T104 | 
331 | 
158 | 
0 | 
0 | 
UsbWkupReqKnownO_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1397218 | 
1205604 | 
0 | 
0 | 
| T1 | 
457 | 
286 | 
0 | 
0 | 
| T2 | 
350 | 
177 | 
0 | 
0 | 
| T3 | 
608 | 
436 | 
0 | 
0 | 
| T4 | 
709 | 
537 | 
0 | 
0 | 
| T5 | 
793 | 
621 | 
0 | 
0 | 
| T6 | 
465 | 
291 | 
0 | 
0 | 
| T29 | 
466 | 
294 | 
0 | 
0 | 
| T33 | 
516 | 
283 | 
0 | 
0 | 
| T103 | 
355 | 
184 | 
0 | 
0 | 
| T104 | 
331 | 
158 | 
0 | 
0 |