Line Coverage for Module : 
prim_secded_inv_64_57_enc
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12                        always_comb begin : p_encode
13         1/1              data_o = 64'(data_i);
           Tests:       T1 T2 T3 
14         1/1              data_o[57] = ^(data_o & 64'h0103FFF800007FFF);
           Tests:       T1 T2 T3 
15         1/1              data_o[58] = ^(data_o & 64'h017C1FF801FF801F);
           Tests:       T1 T2 T3 
16         1/1              data_o[59] = ^(data_o & 64'h01BDE1F87E0781E1);
           Tests:       T1 T2 T3 
17         1/1              data_o[60] = ^(data_o & 64'h01DEEE3B8E388E22);
           Tests:       T1 T2 T3 
18         1/1              data_o[61] = ^(data_o & 64'h01EF76CDB2C93244);
           Tests:       T1 T2 T3 
19         1/1              data_o[62] = ^(data_o & 64'h01F7BB56D5525488);
           Tests:       T1 T2 T3 
20         1/1              data_o[63] = ^(data_o & 64'h01FBDDA769A46910);
           Tests:       T1 T2 T3 
21         1/1              data_o ^= 64'h5400000000000000;
           Tests:       T1 T2 T3 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_rsp_intg_gen.gen_rsp_intg.u_rsp_gen
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12                        always_comb begin : p_encode
13         1/1              data_o = 64'(data_i);
           Tests:       T1 T2 T3 
14         1/1              data_o[57] = ^(data_o & 64'h0103FFF800007FFF);
           Tests:       T1 T2 T3 
15         1/1              data_o[58] = ^(data_o & 64'h017C1FF801FF801F);
           Tests:       T1 T2 T3 
16         1/1              data_o[59] = ^(data_o & 64'h01BDE1F87E0781E1);
           Tests:       T1 T2 T3 
17         1/1              data_o[60] = ^(data_o & 64'h01DEEE3B8E388E22);
           Tests:       T1 T2 T3 
18         1/1              data_o[61] = ^(data_o & 64'h01EF76CDB2C93244);
           Tests:       T1 T2 T3 
19         1/1              data_o[62] = ^(data_o & 64'h01F7BB56D5525488);
           Tests:       T1 T2 T3 
20         1/1              data_o[63] = ^(data_o & 64'h01FBDDA769A46910);
           Tests:       T1 T2 T3 
21         1/1              data_o ^= 64'h5400000000000000;
           Tests:       T1 T2 T3 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_sensor_ctrl_aon.u_reg.u_rsp_intg_gen.gen_rsp_intg.u_rsp_gen
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12                        always_comb begin : p_encode
13         1/1              data_o = 64'(data_i);
           Tests:       T1 T2 T3 
14         1/1              data_o[57] = ^(data_o & 64'h0103FFF800007FFF);
           Tests:       T1 T2 T3 
15         1/1              data_o[58] = ^(data_o & 64'h017C1FF801FF801F);
           Tests:       T1 T2 T3 
16         1/1              data_o[59] = ^(data_o & 64'h01BDE1F87E0781E1);
           Tests:       T1 T2 T3 
17         1/1              data_o[60] = ^(data_o & 64'h01DEEE3B8E388E22);
           Tests:       T1 T2 T3 
18         1/1              data_o[61] = ^(data_o & 64'h01EF76CDB2C93244);
           Tests:       T1 T2 T3 
19         1/1              data_o[62] = ^(data_o & 64'h01F7BB56D5525488);
           Tests:       T1 T2 T3 
20         1/1              data_o[63] = ^(data_o & 64'h01FBDDA769A46910);
           Tests:       T1 T2 T3 
21         1/1              data_o ^= 64'h5400000000000000;
           Tests:       T1 T2 T3 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_rsp_intg_gen.gen_rsp_intg.u_rsp_gen
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12                        always_comb begin : p_encode
13         1/1              data_o = 64'(data_i);
           Tests:       T3 T4 T5 
14         1/1              data_o[57] = ^(data_o & 64'h0103FFF800007FFF);
           Tests:       T3 T4 T5 
15         1/1              data_o[58] = ^(data_o & 64'h017C1FF801FF801F);
           Tests:       T3 T4 T5 
16         1/1              data_o[59] = ^(data_o & 64'h01BDE1F87E0781E1);
           Tests:       T3 T4 T5 
17         1/1              data_o[60] = ^(data_o & 64'h01DEEE3B8E388E22);
           Tests:       T3 T4 T5 
18         1/1              data_o[61] = ^(data_o & 64'h01EF76CDB2C93244);
           Tests:       T3 T4 T5 
19         1/1              data_o[62] = ^(data_o & 64'h01F7BB56D5525488);
           Tests:       T3 T4 T5 
20         1/1              data_o[63] = ^(data_o & 64'h01FBDDA769A46910);
           Tests:       T3 T4 T5 
21         1/1              data_o ^= 64'h5400000000000000;
           Tests:       T3 T4 T5 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_i_ibex.u_cmd_intg_gen.u_cmd_gen
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12                        always_comb begin : p_encode
13         1/1              data_o = 64'(data_i);
           Tests:       T1 T2 T3 
14         1/1              data_o[57] = ^(data_o & 64'h0103FFF800007FFF);
           Tests:       T1 T2 T3 
15         1/1              data_o[58] = ^(data_o & 64'h017C1FF801FF801F);
           Tests:       T1 T2 T3 
16         1/1              data_o[59] = ^(data_o & 64'h01BDE1F87E0781E1);
           Tests:       T1 T2 T3 
17         1/1              data_o[60] = ^(data_o & 64'h01DEEE3B8E388E22);
           Tests:       T1 T2 T3 
18         1/1              data_o[61] = ^(data_o & 64'h01EF76CDB2C93244);
           Tests:       T1 T2 T3 
19         1/1              data_o[62] = ^(data_o & 64'h01F7BB56D5525488);
           Tests:       T1 T2 T3 
20         1/1              data_o[63] = ^(data_o & 64'h01FBDDA769A46910);
           Tests:       T1 T2 T3 
21         1/1              data_o ^= 64'h5400000000000000;
           Tests:       T1 T2 T3 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_d_ibex.u_cmd_intg_gen.u_cmd_gen
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12                        always_comb begin : p_encode
13         1/1              data_o = 64'(data_i);
           Tests:       T1 T2 T3 
14         1/1              data_o[57] = ^(data_o & 64'h0103FFF800007FFF);
           Tests:       T1 T2 T3 
15         1/1              data_o[58] = ^(data_o & 64'h017C1FF801FF801F);
           Tests:       T1 T2 T3 
16         1/1              data_o[59] = ^(data_o & 64'h01BDE1F87E0781E1);
           Tests:       T1 T2 T3 
17         1/1              data_o[60] = ^(data_o & 64'h01DEEE3B8E388E22);
           Tests:       T1 T2 T3 
18         1/1              data_o[61] = ^(data_o & 64'h01EF76CDB2C93244);
           Tests:       T1 T2 T3 
19         1/1              data_o[62] = ^(data_o & 64'h01F7BB56D5525488);
           Tests:       T1 T2 T3 
20         1/1              data_o[63] = ^(data_o & 64'h01FBDDA769A46910);
           Tests:       T1 T2 T3 
21         1/1              data_o ^= 64'h5400000000000000;
           Tests:       T1 T2 T3 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_reg_cfg.u_rsp_intg_gen.gen_rsp_intg.u_rsp_gen
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12                        always_comb begin : p_encode
13         1/1              data_o = 64'(data_i);
           Tests:       T1 T2 T3 
14         1/1              data_o[57] = ^(data_o & 64'h0103FFF800007FFF);
           Tests:       T1 T2 T3 
15         1/1              data_o[58] = ^(data_o & 64'h017C1FF801FF801F);
           Tests:       T1 T2 T3 
16         1/1              data_o[59] = ^(data_o & 64'h01BDE1F87E0781E1);
           Tests:       T1 T2 T3 
17         1/1              data_o[60] = ^(data_o & 64'h01DEEE3B8E388E22);
           Tests:       T1 T2 T3 
18         1/1              data_o[61] = ^(data_o & 64'h01EF76CDB2C93244);
           Tests:       T1 T2 T3 
19         1/1              data_o[62] = ^(data_o & 64'h01F7BB56D5525488);
           Tests:       T1 T2 T3 
20         1/1              data_o[63] = ^(data_o & 64'h01FBDDA769A46910);
           Tests:       T1 T2 T3 
21         1/1              data_o ^= 64'h5400000000000000;
           Tests:       T1 T2 T3 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_sim_win_rsp.u_intg_gen.gen_rsp_intg.u_rsp_gen
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| ALWAYS | 13 | 9 | 9 | 100.00 | 
12                        always_comb begin : p_encode
13         1/1              data_o = 64'(data_i);
           Tests:       T1 T2 T3 
14         1/1              data_o[57] = ^(data_o & 64'h0103FFF800007FFF);
           Tests:       T1 T2 T3 
15         1/1              data_o[58] = ^(data_o & 64'h017C1FF801FF801F);
           Tests:       T1 T2 T3 
16         1/1              data_o[59] = ^(data_o & 64'h01BDE1F87E0781E1);
           Tests:       T1 T2 T3 
17         1/1              data_o[60] = ^(data_o & 64'h01DEEE3B8E388E22);
           Tests:       T1 T2 T3 
18         1/1              data_o[61] = ^(data_o & 64'h01EF76CDB2C93244);
           Tests:       T1 T2 T3 
19         1/1              data_o[62] = ^(data_o & 64'h01F7BB56D5525488);
           Tests:       T1 T2 T3 
20         1/1              data_o[63] = ^(data_o & 64'h01FBDDA769A46910);
           Tests:       T1 T2 T3 
21         1/1              data_o ^= 64'h5400000000000000;
           Tests:       T1 T2 T3