Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_i2c0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.10 93.10


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.10 93.10


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.14 93.14


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.14 93.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.14 93.14


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.14 93.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : i2c
TotalCoveredPercent
Totals 54 48 88.89
Total Bits 352 328 93.18
Total Bits 0->1 176 164 93.18
Total Bits 1->0 176 164 93.18

Ports 54 48 88.89
Port Bits 352 328 93.18
Port Bits 0->1 176 164 93.18
Port Bits 1->0 176 164 93.18

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T30,T36,T42 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.test No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T57,T59,T58 Yes T57,T59,T58 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T57,T59,T58 Yes T57,T59,T58 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T95,*T96,*T97 Yes T95,T96,T97 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T88,*T98,*T35 Yes T88,T98,T35 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T35,T99,T100 Yes T35,T99,T100 INPUT
tl_i.a_valid Yes Yes T57,T59,T58 Yes T57,T59,T58 INPUT
tl_o.a_ready Yes Yes T57,T59,T58 Yes T57,T59,T58 OUTPUT
tl_o.d_error Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T57,T59,T58 Yes T57,T59,T58 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T57,T59,T58 Yes T57,T59,T58 OUTPUT
tl_o.d_data[31:0] Yes Yes T57,T59,T58 Yes T57,T59,T58 OUTPUT
tl_o.d_sink Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_source[5:0] Yes Yes *T100,*T95,*T96 Yes T100,T95,T96 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T57,*T59,*T58 Yes T57,T59,T58 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T57,T59,T58 Yes T57,T59,T58 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T75,T102,T192 Yes T75,T102,T192 INPUT
alert_rx_i[0].ping_n Yes Yes T102,T103,T236 Yes T102,T103,T236 INPUT
alert_rx_i[0].ping_p Yes Yes T102,T103,T236 Yes T102,T103,T236 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T75,T102,T192 Yes T75,T102,T192 OUTPUT
cio_scl_i Yes Yes T57,T59,T58 Yes T57,T59,T58 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T59,T58,T61 Yes T59,T58,T61 OUTPUT
cio_sda_i Yes Yes T57,T59,T58 Yes T57,T59,T58 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T57,T59,T58 Yes T57,T59,T58 OUTPUT
intr_fmt_threshold_o Yes Yes T59,T58,T61 Yes T59,T58,T61 OUTPUT
intr_rx_threshold_o Yes Yes T59,T58,T61 Yes T59,T58,T61 OUTPUT
intr_acq_threshold_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_rx_overflow_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_controller_halt_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_scl_interference_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_sda_interference_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_stretch_timeout_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_sda_unstable_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_cmd_complete_o Yes Yes T57,T59,T58 Yes T57,T59,T58 OUTPUT
intr_tx_stretch_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_tx_threshold_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_acq_stretch_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_unexp_stop_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_host_timeout_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c0
TotalCoveredPercent
Totals 54 48 88.89
Total Bits 348 324 93.10
Total Bits 0->1 174 162 93.10
Total Bits 1->0 174 162 93.10

Ports 54 48 88.89
Port Bits 348 324 93.10
Port Bits 0->1 174 162 93.10
Port Bits 1->0 174 162 93.10

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T30,T36,T42 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.test No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T57,T58,T397 Yes T57,T58,T397 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T57,T58,T397 Yes T57,T58,T397 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T95,*T96,*T97 Yes T95,T96,T97 INPUT
tl_i.a_address[18:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T88,*T98,*T35 Yes T88,T98,T35 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T35,T99,T100 Yes T35,T99,T100 INPUT
tl_i.a_valid Yes Yes T57,T58,T397 Yes T57,T58,T397 INPUT
tl_o.a_ready Yes Yes T57,T58,T397 Yes T57,T58,T397 OUTPUT
tl_o.d_error Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T57,T58,T331 Yes T57,T58,T331 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T57,T58,T397 Yes T57,T58,T397 OUTPUT
tl_o.d_data[31:0] Yes Yes T57,T58,T397 Yes T57,T58,T397 OUTPUT
tl_o.d_sink Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_source[5:0] Yes Yes *T100,*T95,*T96 Yes T100,T95,T96 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T95,T96,T101 Yes T95,T96,T97 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T57,*T58,*T397 Yes T57,T58,T397 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T57,T58,T397 Yes T57,T58,T397 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T75,T102,T192 Yes T75,T102,T192 INPUT
alert_rx_i[0].ping_n Yes Yes T102,T103,T236 Yes T102,T103,T236 INPUT
alert_rx_i[0].ping_p Yes Yes T102,T103,T236 Yes T102,T103,T236 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T75,T102,T192 Yes T75,T102,T192 OUTPUT
cio_scl_i Yes Yes T57,T58,T11 Yes T57,T58,T11 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T58,T11,T139 Yes T58,T11,T139 OUTPUT
cio_sda_i Yes Yes T57,T58,T11 Yes T57,T58,T11 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T57,T58,T11 Yes T57,T58,T11 OUTPUT
intr_fmt_threshold_o Yes Yes T58,T331,T139 Yes T58,T331,T139 OUTPUT
intr_rx_threshold_o Yes Yes T58,T331,T139 Yes T58,T331,T139 OUTPUT
intr_acq_threshold_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_rx_overflow_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_controller_halt_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_scl_interference_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_sda_interference_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_stretch_timeout_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_sda_unstable_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_cmd_complete_o Yes Yes T57,T58,T331 Yes T57,T58,T331 OUTPUT
intr_tx_stretch_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_tx_threshold_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_acq_stretch_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_unexp_stop_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_host_timeout_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c1
TotalCoveredPercent
Totals 54 48 88.89
Total Bits 350 326 93.14
Total Bits 0->1 175 163 93.14
Total Bits 1->0 175 163 93.14

Ports 54 48 88.89
Port Bits 350 326 93.14
Port Bits 0->1 175 163 93.14
Port Bits 1->0 175 163 93.14

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T30,T36,T42 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.test No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T59,T397,T331 Yes T59,T397,T331 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T59,T397,T331 Yes T59,T397,T331 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T95,*T96,*T97 Yes T95,T96,T97 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T88,*T98,*T35 Yes T88,T98,T35 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T35,T99,T100 Yes T35,T99,T100 INPUT
tl_i.a_valid Yes Yes T59,T397,T75 Yes T59,T397,T75 INPUT
tl_o.a_ready Yes Yes T59,T397,T75 Yes T59,T397,T75 OUTPUT
tl_o.d_error Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T59,T331,T11 Yes T59,T331,T11 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T59,T397,T192 Yes T59,T397,T75 OUTPUT
tl_o.d_data[31:0] Yes Yes T59,T397,T192 Yes T59,T397,T75 OUTPUT
tl_o.d_sink Yes Yes T95,T97,T101 Yes T95,T101,T162 OUTPUT
tl_o.d_source[5:0] Yes Yes *T100,*T95,*T97 Yes T100,T95,T97 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T95,T97,T162 Yes T95,T162,T163 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T59,*T397,*T331 Yes T59,T397,T331 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T59,T397,T75 Yes T59,T397,T75 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T75,T102,T192 Yes T75,T102,T192 INPUT
alert_rx_i[0].ping_n Yes Yes T102,T103,T236 Yes T102,T103,T236 INPUT
alert_rx_i[0].ping_p Yes Yes T102,T103,T236 Yes T102,T103,T236 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T75,T102,T192 Yes T75,T102,T192 OUTPUT
cio_scl_i Yes Yes T59,T11,T60 Yes T59,T11,T60 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T59,T11,T60 Yes T59,T11,T60 OUTPUT
cio_sda_i Yes Yes T59,T11,T60 Yes T59,T11,T60 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T59,T11,T60 Yes T59,T11,T60 OUTPUT
intr_fmt_threshold_o Yes Yes T59,T331,T60 Yes T59,T331,T60 OUTPUT
intr_rx_threshold_o Yes Yes T59,T331,T60 Yes T59,T331,T60 OUTPUT
intr_acq_threshold_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_rx_overflow_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_controller_halt_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_scl_interference_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_sda_interference_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_stretch_timeout_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_sda_unstable_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_cmd_complete_o Yes Yes T59,T331,T60 Yes T59,T331,T60 OUTPUT
intr_tx_stretch_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_tx_threshold_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_acq_stretch_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_unexp_stop_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_host_timeout_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c2
TotalCoveredPercent
Totals 54 48 88.89
Total Bits 350 326 93.14
Total Bits 0->1 175 163 93.14
Total Bits 1->0 175 163 93.14

Ports 54 48 88.89
Port Bits 350 326 93.14
Port Bits 0->1 175 163 93.14
Port Bits 1->0 175 163 93.14

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T30,T36,T42 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.rf_cfg.test No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.test No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T397,T61,T331 Yes T397,T61,T331 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T397,T61,T331 Yes T397,T61,T331 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T95,*T96,*T97 Yes T95,T96,T97 INPUT
tl_i.a_address[16:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T88,*T98,*T35 Yes T88,T98,T35 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T35,T99,T100 Yes T35,T99,T100 INPUT
tl_i.a_valid Yes Yes T397,T61,T75 Yes T397,T61,T75 INPUT
tl_o.a_ready Yes Yes T397,T61,T75 Yes T397,T61,T75 OUTPUT
tl_o.d_error Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T61,T331,T11 Yes T61,T331,T11 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T397,T61,T192 Yes T397,T61,T75 OUTPUT
tl_o.d_data[31:0] Yes Yes T397,T61,T192 Yes T397,T61,T75 OUTPUT
tl_o.d_sink Yes Yes T95,T97,T101 Yes T95,T96,T97 OUTPUT
tl_o.d_source[5:0] Yes Yes *T100,*T97,*T163 Yes T100,T95,T96 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T397,*T61,*T331 Yes T397,T61,T331 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T397,T61,T75 Yes T397,T61,T75 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T75,T102,T192 Yes T75,T102,T192 INPUT
alert_rx_i[0].ping_n Yes Yes T102,T103,T236 Yes T102,T103,T236 INPUT
alert_rx_i[0].ping_p Yes Yes T102,T103,T236 Yes T102,T103,T236 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T75,T102,T192 Yes T75,T102,T192 OUTPUT
cio_scl_i Yes Yes T61,T11,T62 Yes T61,T11,T62 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T61,T11,T62 Yes T61,T11,T62 OUTPUT
cio_sda_i Yes Yes T61,T11,T62 Yes T61,T11,T62 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T61,T11,T62 Yes T61,T11,T62 OUTPUT
intr_fmt_threshold_o Yes Yes T61,T331,T62 Yes T61,T331,T62 OUTPUT
intr_rx_threshold_o Yes Yes T61,T331,T62 Yes T61,T331,T62 OUTPUT
intr_acq_threshold_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_rx_overflow_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_controller_halt_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_scl_interference_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_sda_interference_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_stretch_timeout_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_sda_unstable_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_cmd_complete_o Yes Yes T61,T331,T62 Yes T61,T331,T62 OUTPUT
intr_tx_stretch_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_tx_threshold_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_acq_stretch_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_unexp_stop_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT
intr_host_timeout_o Yes Yes T331,T332,T333 Yes T331,T332,T333 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%