Line Coverage for Module :
pinmux
| Line No. | Total | Covered | Percent |
TOTAL | | 1279 | 1017 | 79.52 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
ALWAYS | 162 | 45 | 45 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 0 | 0.00 |
CONT_ASSIGN | 250 | 1 | 0 | 0.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 250 | 1 | 1 | 100.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 251 | 1 | 0 | 0.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 252 | 1 | 1 | 100.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 253 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 254 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 255 | 1 | 0 | 0.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 256 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 257 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 0 | 0.00 |
CONT_ASSIGN | 258 | 1 | 0 | 0.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 259 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 272 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 273 | 1 | 1 | 100.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 274 | 1 | 0 | 0.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 275 | 1 | 1 | 100.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 276 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 277 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 278 | 1 | 0 | 0.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 279 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 280 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 281 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
CONT_ASSIGN | 320 | 0 | 0 | |
CONT_ASSIGN | 321 | 1 | 1 | 100.00 |
CONT_ASSIGN | 420 | 1 | 1 | 100.00 |
ALWAYS | 423 | 15 | 15 | 100.00 |
CONT_ASSIGN | 460 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 464 | 1 | 1 | 100.00 |
CONT_ASSIGN | 474 | 1 | 1 | 100.00 |
CONT_ASSIGN | 475 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 479 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 483 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 492 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 496 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 501 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 503 | 1 | 1 | 100.00 |
CONT_ASSIGN | 511 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 515 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 519 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 0 | 0.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 528 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 532 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 537 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
CONT_ASSIGN | 539 | 1 | 1 | 100.00 |
ALWAYS | 552 | 3 | 2 | 66.67 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 558 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 572 | 1 | 1 | 100.00 |
CONT_ASSIGN | 581 | 1 | 1 | 100.00 |
CONT_ASSIGN | 586 | 1 | 1 | 100.00 |
CONT_ASSIGN | 591 | 1 | 1 | 100.00 |
CONT_ASSIGN | 591 | 1 | 1 | 100.00 |
CONT_ASSIGN | 591 | 1 | 1 | 100.00 |
CONT_ASSIGN | 591 | 1 | 1 | 100.00 |
CONT_ASSIGN | 591 | 1 | 1 | 100.00 |
CONT_ASSIGN | 591 | 1 | 1 | 100.00 |
CONT_ASSIGN | 591 | 1 | 1 | 100.00 |
CONT_ASSIGN | 591 | 1 | 1 | 100.00 |
CONT_ASSIGN | 612 | 1 | 1 | 100.00 |
CONT_ASSIGN | 612 | 1 | 0 | 0.00 |
CONT_ASSIGN | 612 | 1 | 1 | 100.00 |
CONT_ASSIGN | 612 | 1 | 0 | 0.00 |
CONT_ASSIGN | 612 | 1 | 1 | 100.00 |
CONT_ASSIGN | 612 | 1 | 1 | 100.00 |
CONT_ASSIGN | 612 | 1 | 0 | 0.00 |
CONT_ASSIGN | 612 | 1 | 0 | 0.00 |
CONT_ASSIGN | 616 | 1 | 1 | 100.00 |
Click here to see the source line report.
Cond Coverage for Module :
pinmux
| Total | Covered | Percent |
Conditions | 1975 | 1688 | 85.47 |
Logical | 1975 | 1688 | 85.47 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
This module contains a very large number of conditions, so the report has been split into multiple pages, by source line number. Click on the line number range in the table below to see the condition coverage for that section of the module.
Toggle Coverage for Module :
pinmux
| Total | Covered | Percent |
Totals |
713 |
395 |
55.40 |
Total Bits |
3068 |
2046 |
66.69 |
Total Bits 0->1 |
1534 |
1024 |
66.75 |
Total Bits 1->0 |
1534 |
1022 |
66.62 |
| | | |
Ports |
713 |
395 |
55.40 |
Port Bits |
3068 |
2046 |
66.69 |
Port Bits 0->1 |
1534 |
1024 |
66.75 |
Port Bits 1->0 |
1534 |
1022 |
66.62 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T30,T36,T42 |
Yes |
T1,T2,T3 |
INPUT |
rst_sys_ni |
Yes |
Yes |
T30,T36,T42 |
Yes |
T1,T2,T3 |
INPUT |
scanmode_i[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
clk_aon_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_aon_ni |
Yes |
Yes |
T30,T36,T42 |
Yes |
T1,T2,T3 |
INPUT |
pin_wkup_req_o |
Yes |
Yes |
T26,T12,T72 |
Yes |
T4,T26,T12 |
OUTPUT |
usb_wkup_req_o |
Yes |
Yes |
T81,T72,T73 |
Yes |
T81,T72,T73 |
OUTPUT |
sleep_en_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T4,T5,T26 |
INPUT |
strap_en_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
strap_en_override_i |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
lc_dft_en_i[3:0] |
Yes |
Yes |
T42,T37,T82 |
Yes |
T1,T2,T3 |
INPUT |
lc_hw_debug_en_i[3:0] |
Yes |
Yes |
T42,T37,T43 |
Yes |
T1,T2,T3 |
INPUT |
lc_check_byp_en_i[3:0] |
Yes |
Yes |
T30,T36,T37 |
Yes |
T30,T31,T83 |
INPUT |
lc_escalate_en_i[3:0] |
Yes |
Yes |
T42,T82,T84 |
Yes |
T30,T36,T42 |
INPUT |
pinmux_hw_debug_en_o[3:0] |
Yes |
Yes |
T42,T37,T43 |
Yes |
T1,T2,T3 |
OUTPUT |
dft_strap_test_o.straps[1:0] |
No |
No |
|
Yes |
T85,T86,T87 |
OUTPUT |
dft_strap_test_o.valid |
Yes |
Yes |
T42,T37,T82 |
Yes |
T1,T2,T3 |
OUTPUT |
dft_hold_tap_sel_i |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
lc_jtag_o.tdi |
Yes |
Yes |
T34,T30,T31 |
Yes |
T34,T30,T31 |
OUTPUT |
lc_jtag_o.trst_n |
Yes |
Yes |
T30,T36,T37 |
Yes |
T34,T30,T31 |
OUTPUT |
lc_jtag_o.tms |
Yes |
Yes |
T34,T30,T31 |
Yes |
T34,T30,T31 |
OUTPUT |
lc_jtag_o.tck |
Yes |
Yes |
T34,T30,T31 |
Yes |
T34,T30,T31 |
OUTPUT |
lc_jtag_i.tdo_oe |
Yes |
Yes |
T34,T30,T31 |
Yes |
T34,T30,T31 |
INPUT |
lc_jtag_i.tdo |
Yes |
Yes |
T34,T30,T31 |
Yes |
T34,T30,T31 |
INPUT |
rv_jtag_o.tdi |
Yes |
Yes |
T88,T89,T90 |
Yes |
T88,T89,T90 |
OUTPUT |
rv_jtag_o.trst_n |
Yes |
Yes |
T88,T89,T91 |
Yes |
T88,T89,T90 |
OUTPUT |
rv_jtag_o.tms |
Yes |
Yes |
T88,T89,T90 |
Yes |
T88,T89,T90 |
OUTPUT |
rv_jtag_o.tck |
Yes |
Yes |
T88,T89,T90 |
Yes |
T88,T89,T90 |
OUTPUT |
rv_jtag_i.tdo_oe |
Yes |
Yes |
T88,T89,T90 |
Yes |
T88,T89,T90 |
INPUT |
rv_jtag_i.tdo |
Yes |
Yes |
T88,T89,T90 |
Yes |
T88,T89,T90 |
INPUT |
dft_jtag_o.tdi |
Yes |
Yes |
T85,T86,T92 |
Yes |
T85,T86,T92 |
OUTPUT |
dft_jtag_o.trst_n |
Yes |
Yes |
T85,T86,T92 |
Yes |
T85,T86,T92 |
OUTPUT |
dft_jtag_o.tms |
Yes |
Yes |
T85,T86,T92 |
Yes |
T85,T86,T92 |
OUTPUT |
dft_jtag_o.tck |
Yes |
Yes |
T85,T86,T92 |
Yes |
T85,T86,T92 |
OUTPUT |
dft_jtag_i.tdo_oe |
Yes |
Yes |
T85,T86,T93 |
Yes |
T85,T86,T93 |
INPUT |
dft_jtag_i.tdo |
Yes |
Yes |
T85,T86,T93 |
Yes |
T85,T86,T93 |
INPUT |
usbdev_dppullup_en_i |
Yes |
Yes |
T6,T8,T81 |
Yes |
T6,T8,T81 |
INPUT |
usbdev_dnpullup_en_i |
Yes |
Yes |
T6,T81,T94 |
Yes |
T6,T81,T94 |
INPUT |
usb_dppullup_en_o |
Yes |
Yes |
T6,T8,T81 |
Yes |
T6,T8,T81 |
OUTPUT |
usb_dnpullup_en_o |
Yes |
Yes |
T6,T81,T94 |
Yes |
T6,T81,T94 |
OUTPUT |
usbdev_suspend_req_i |
Yes |
Yes |
T81,T72,T73 |
Yes |
T81,T72,T73 |
INPUT |
usbdev_wake_ack_i |
Yes |
Yes |
T81,T72,T73 |
Yes |
T81,T72,T73 |
INPUT |
usbdev_bus_not_idle_o |
Yes |
Yes |
T72,T73,T74 |
Yes |
T72,T73,T74 |
OUTPUT |
usbdev_bus_reset_o |
Yes |
Yes |
T81 |
Yes |
T81 |
OUTPUT |
usbdev_sense_lost_o |
Yes |
Yes |
T72,T73,T74 |
Yes |
T72,T73,T74 |
OUTPUT |
usbdev_wake_detect_active_o |
Yes |
Yes |
T81,T72,T73 |
Yes |
T81,T72,T73 |
OUTPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[11:0] |
Yes |
Yes |
*T95,*T96,*T97 |
Yes |
T95,T96,T97 |
INPUT |
tl_i.a_address[16:12] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[18:17] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[21:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T88,*T98,*T35 |
Yes |
T88,T98,T35 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T95,T96,T97 |
Yes |
T95,T96,T97 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T35,T99,T100 |
Yes |
T35,T99,T100 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T95,T96,T101 |
Yes |
T95,T96,T101 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T95,T96,T101 |
Yes |
T95,T96,T101 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T68,*T95,*T101 |
Yes |
T68,T95,T96 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T95,T96,T101 |
Yes |
T95,T96,T101 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T75,T102,T103 |
Yes |
T75,T102,T103 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T102,T103,T104 |
Yes |
T102,T103,T104 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T102,T103,T104 |
Yes |
T102,T103,T104 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T75,T102,T103 |
Yes |
T75,T102,T103 |
OUTPUT |
periph_to_mio_i[74:0] |
Yes |
Yes |
T26,T27,T11 |
Yes |
T26,T27,T11 |
INPUT |
periph_to_mio_oe_i[74:0] |
Yes |
Yes |
T27,T40,T41 |
Yes |
T26,T27,T12 |
INPUT |
mio_to_periph_o[56:0] |
Yes |
Yes |
T27,T12,T39 |
Yes |
T27,T12,T39 |
OUTPUT |
periph_to_dio_i[11:0] |
Yes |
Yes |
*T6,*T8,*T81 |
Yes |
T8,T18,T19 |
INPUT |
periph_to_dio_i[13:12] |
No |
No |
|
No |
|
INPUT |
periph_to_dio_i[15:14] |
Yes |
Yes |
T9,T10,T11 |
Yes |
T9,T10,T11 |
INPUT |
periph_to_dio_oe_i[15:0] |
Yes |
Yes |
T8,T18,T19 |
Yes |
T8,T18,T19 |
INPUT |
dio_to_periph_o[15:0] |
Yes |
Yes |
T6,T7,T32 |
Yes |
T6,T7,T8 |
OUTPUT |
mio_attr_o[0].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[0].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[0].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[0].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[0].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[0].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[0].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[0].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[0].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[0].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[0].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[1].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[1].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[1].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[1].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[1].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[1].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[1].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[1].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[1].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[1].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[1].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[2].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[2].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[2].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T45,T46 |
OUTPUT |
mio_attr_o[2].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T45,T46 |
OUTPUT |
mio_attr_o[2].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[2].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[2].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[2].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[2].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[2].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[2].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[3].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[3].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[3].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[3].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[3].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[3].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[3].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[3].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[3].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[3].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[3].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[4].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[4].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[4].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[4].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[4].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[4].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[4].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[4].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[4].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[4].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[4].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[5].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[5].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[5].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[5].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[5].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[5].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[5].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[5].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[5].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[5].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[5].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[6].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[6].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[6].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[6].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[6].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[6].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[6].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[6].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[6].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[6].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[6].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[7].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[7].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[7].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T13,T49,T50 |
OUTPUT |
mio_attr_o[7].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T13,T49,T50 |
OUTPUT |
mio_attr_o[7].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[7].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[7].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[7].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[7].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[7].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[7].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[8].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[8].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[8].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[8].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[8].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[8].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[8].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[8].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[8].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[8].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[8].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[9].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[9].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[9].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T45,T46 |
OUTPUT |
mio_attr_o[9].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T45,T46 |
OUTPUT |
mio_attr_o[9].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[9].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[9].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[9].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[9].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[9].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[9].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[10].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[10].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[10].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
mio_attr_o[10].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
mio_attr_o[10].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[10].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[10].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[10].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[10].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[10].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[10].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[11].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[11].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[11].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[11].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[11].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[11].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[11].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[11].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[11].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[11].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[11].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[12].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[12].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[12].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
mio_attr_o[12].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
mio_attr_o[12].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[12].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[12].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[12].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[12].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[12].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[12].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[13].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[13].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[13].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T11,T45 |
OUTPUT |
mio_attr_o[13].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T11,T45 |
OUTPUT |
mio_attr_o[13].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[13].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[13].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[13].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[13].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[13].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[13].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[14].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[14].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[14].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T11,T45 |
OUTPUT |
mio_attr_o[14].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T11,T45 |
OUTPUT |
mio_attr_o[14].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[14].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[14].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[14].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[14].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[14].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[14].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[15].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[15].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[15].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T11,T45 |
OUTPUT |
mio_attr_o[15].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T11,T45 |
OUTPUT |
mio_attr_o[15].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[15].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[15].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[15].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[15].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[15].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[15].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[16].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[16].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[16].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[16].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[16].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[16].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[16].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[16].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[16].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[16].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[16].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[17].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[17].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[17].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[17].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[17].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[17].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[17].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[17].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[17].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[17].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[17].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[18].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[18].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[18].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[18].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[18].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[18].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[18].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[18].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[18].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[18].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[18].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[19].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[19].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[19].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[19].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[19].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[19].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[19].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[19].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[19].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[19].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[19].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[20].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[20].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[20].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[20].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[20].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[20].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[20].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[20].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[20].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[20].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[20].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[21].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[21].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[21].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[21].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[21].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[21].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[21].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[21].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[21].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[21].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[21].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[22].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[22].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[22].pull_en |
Yes |
Yes |
T51,T52,T53 |
Yes |
T54,T55,T56 |
OUTPUT |
mio_attr_o[22].pull_select |
Yes |
Yes |
T54,T55,T56 |
Yes |
T54,T55,T56 |
OUTPUT |
mio_attr_o[22].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[22].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[22].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[22].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[22].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[22].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[22].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[23].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[23].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[23].pull_en |
Yes |
Yes |
T51,T52,T53 |
Yes |
T54,T55,T56 |
OUTPUT |
mio_attr_o[23].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[23].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[23].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[23].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[23].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[23].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[23].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[23].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[24].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[24].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[24].pull_en |
Yes |
Yes |
T51,T52,T53 |
Yes |
T54,T55,T56 |
OUTPUT |
mio_attr_o[24].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[24].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[24].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[24].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[24].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[24].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[24].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[24].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[25].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[25].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[25].pull_en |
Yes |
Yes |
T4,T7,T42 |
Yes |
T1,T2,T3 |
OUTPUT |
mio_attr_o[25].pull_select |
Yes |
Yes |
T4,T7,T42 |
Yes |
T1,T2,T3 |
OUTPUT |
mio_attr_o[25].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[25].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[25].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[25].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[25].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[25].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[25].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[26].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[26].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[26].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[26].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[26].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[26].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[26].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[26].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[26].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[26].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[26].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[27].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[27].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[27].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[27].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[27].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[27].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[27].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[27].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[27].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[27].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[27].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[28].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[28].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[28].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[28].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[28].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[28].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[28].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[28].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[28].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[28].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[28].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[29].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[29].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[29].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[29].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[29].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[29].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[29].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[29].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[29].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[29].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[29].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[30].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[30].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[30].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[30].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[30].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[30].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[30].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[30].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[30].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[30].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[30].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[31].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[31].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[31].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[31].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[31].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[31].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[31].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[31].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[31].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[31].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[31].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[32].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[32].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[32].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[32].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[32].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[32].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[32].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[32].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[32].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[32].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[32].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[33].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[33].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[33].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[33].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[33].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[33].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[33].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[33].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[33].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[33].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[33].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[34].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[34].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[34].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[34].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[34].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[34].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[34].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[34].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[34].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[34].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[34].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[35].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[35].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[35].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[35].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[35].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[35].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[35].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[35].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[35].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[35].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[35].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[36].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[36].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[36].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[36].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[36].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[36].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[36].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[36].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[36].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[36].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[36].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[37].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[37].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[37].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[37].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[37].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[37].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[37].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[37].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[37].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[37].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[37].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[38].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[38].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[38].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[38].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[38].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[38].schmitt_en |
Yes |
Yes |
T30,T36,T37 |
Yes |
T34,T30,T31 |
OUTPUT |
mio_attr_o[38].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[38].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[38].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[38].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[38].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[39].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[39].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[39].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[39].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[39].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[39].schmitt_en |
Yes |
Yes |
T30,T36,T37 |
Yes |
T34,T30,T31 |
OUTPUT |
mio_attr_o[39].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[39].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[39].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[39].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[39].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[40].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[40].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[40].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[40].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[40].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[40].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[40].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[40].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[40].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[40].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[40].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[41].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[41].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[41].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[41].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[41].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[41].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[41].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[41].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[41].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[41].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[41].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[42].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[42].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[42].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[42].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[42].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[42].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[42].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[42].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[42].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[42].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[42].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[43].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[43].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[43].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[43].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[43].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[43].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[43].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[43].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[43].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[43].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[43].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[44].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[44].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[44].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[44].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[44].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[44].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[44].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[44].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[44].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[44].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[44].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[45].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[45].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[45].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[45].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[45].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[45].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[45].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[45].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[45].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[45].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[45].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[46].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[46].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[46].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[46].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[46].keep_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[46].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[46].od_en |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[46].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[46].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
mio_attr_o[46].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
mio_attr_o[46].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
mio_out_o[46:0] |
Yes |
Yes |
T26,T27,T39 |
Yes |
T26,T7,T27 |
OUTPUT |
mio_oe_o[46:0] |
Yes |
Yes |
T27,T40,T41 |
Yes |
T26,T7,T27 |
OUTPUT |
mio_in_i[46:0] |
Yes |
Yes |
T26,T27,T38 |
Yes |
T26,T27,T38 |
INPUT |
dio_attr_o[0].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[0].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[0].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[0].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[0].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[0].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[0].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[0].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[0].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[0].drive_strength[0] |
Yes |
Yes |
*T42,*T37,*T43 |
Yes |
T1,T2,T3 |
OUTPUT |
dio_attr_o[0].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[1].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[1].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[1].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[1].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[1].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[1].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[1].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[1].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[1].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[1].drive_strength[0] |
Yes |
Yes |
*T42,*T37,*T43 |
Yes |
T1,T2,T3 |
OUTPUT |
dio_attr_o[1].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[2].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[2].virt_od_en |
Yes |
Yes |
T22,T23,T44 |
Yes |
T22,T23,T44 |
OUTPUT |
dio_attr_o[2].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
dio_attr_o[2].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
dio_attr_o[2].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[2].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[2].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[2].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[2].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[2].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[2].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[3].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[3].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[3].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
dio_attr_o[3].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
dio_attr_o[3].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[3].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[3].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[3].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[3].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[3].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[3].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[4].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[4].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[4].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
dio_attr_o[4].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
dio_attr_o[4].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[4].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[4].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[4].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[4].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[4].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[4].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[5].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[5].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[5].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
dio_attr_o[5].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T9,T10 |
OUTPUT |
dio_attr_o[5].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[5].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[5].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[5].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[5].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[5].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[5].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[6].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[6].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[6].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[6].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[6].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[6].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[6].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[6].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[6].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[6].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[6].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[7].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[7].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[7].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[7].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[7].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[7].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[7].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[7].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[7].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[7].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[7].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[8].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[8].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[8].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[8].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[8].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[8].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[8].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[8].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[8].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[8].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[8].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[9].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[9].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[9].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[9].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[9].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[9].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[9].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[9].input_disable |
Yes |
Yes |
T22,T23,T44 |
Yes |
T22,T23,T44 |
OUTPUT |
dio_attr_o[9].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[9].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[9].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[10].invert |
Yes |
Yes |
T22,T23,T44 |
Yes |
T22,T23,T44 |
OUTPUT |
dio_attr_o[10].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T17,T47,T48 |
OUTPUT |
dio_attr_o[10].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[10].pull_select |
Yes |
Yes |
T22,T23,T44 |
Yes |
T22,T23,T44 |
OUTPUT |
dio_attr_o[10].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[10].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[10].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[10].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[10].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[10].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[10].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[11].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[11].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T17,T47,T48 |
OUTPUT |
dio_attr_o[11].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[11].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[11].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[11].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[11].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[11].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[11].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[11].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[11].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[12].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[12].virt_od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[12].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[12].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[12].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[12].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[12].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[12].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[12].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[12].drive_strength[3:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[13].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[13].virt_od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[13].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[13].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[13].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[13].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[13].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[13].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[13].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[13].drive_strength[3:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[14].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[14].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[14].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T45,T46 |
OUTPUT |
dio_attr_o[14].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T45,T46 |
OUTPUT |
dio_attr_o[14].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[14].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[14].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[14].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[14].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[14].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[14].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[15].invert |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[15].virt_od_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[15].pull_en |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T45,T46 |
OUTPUT |
dio_attr_o[15].pull_select |
Yes |
Yes |
T22,T23,T24 |
Yes |
T28,T45,T46 |
OUTPUT |
dio_attr_o[15].keep_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[15].schmitt_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[15].od_en |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[15].input_disable |
Yes |
Yes |
T22,T23,T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[15].slew_rate[1:0] |
No |
No |
|
No |
|
OUTPUT |
dio_attr_o[15].drive_strength[0] |
Yes |
Yes |
*T22,*T23,*T24 |
Yes |
T22,T23,T24 |
OUTPUT |
dio_attr_o[15].drive_strength[3:1] |
No |
No |
|
No |
|
OUTPUT |
dio_out_o[11:0] |
Yes |
Yes |
*T6,*T7,*T8 |
Yes |
T8,T18,T19 |
OUTPUT |
dio_out_o[13:12] |
No |
No |
|
No |
|
OUTPUT |
dio_out_o[15:14] |
Yes |
Yes |
T9,T10,T11 |
Yes |
T9,T10,T11 |
OUTPUT |
dio_oe_o[15:0] |
Yes |
Yes |
T8,T18,T19 |
Yes |
T8,T18,T19 |
OUTPUT |
dio_in_i[15:0] |
Yes |
Yes |
T6,T7,T32 |
Yes |
T6,T7,T8 |
INPUT |
*Tests covering at least one bit in the range
Branch Coverage for Module :
pinmux
| Line No. | Total | Covered | Percent |
Branches |
|
778 |
633 |
81.36 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
4 |
100.00 |
TERNARY |
496 |
4 |
4 |
100.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
4 |
100.00 |
TERNARY |
496 |
4 |
4 |
100.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
4 |
100.00 |
TERNARY |
496 |
4 |
4 |
100.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
4 |
100.00 |
TERNARY |
496 |
4 |
4 |
100.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
4 |
100.00 |
TERNARY |
496 |
4 |
4 |
100.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
4 |
100.00 |
TERNARY |
496 |
4 |
4 |
100.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
4 |
100.00 |
TERNARY |
496 |
4 |
4 |
100.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
4 |
100.00 |
TERNARY |
496 |
4 |
4 |
100.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
4 |
100.00 |
TERNARY |
496 |
4 |
4 |
100.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
3 |
75.00 |
TERNARY |
496 |
4 |
3 |
75.00 |
TERNARY |
479 |
2 |
2 |
100.00 |
TERNARY |
483 |
2 |
2 |
100.00 |
TERNARY |
492 |
4 |
2 |
50.00 |
TERNARY |
496 |
4 |
2 |
50.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
3 |
75.00 |
TERNARY |
532 |
4 |
3 |
75.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
2 |
50.00 |
TERNARY |
532 |
4 |
2 |
50.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
3 |
75.00 |
TERNARY |
532 |
4 |
3 |
75.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
2 |
50.00 |
TERNARY |
532 |
4 |
2 |
50.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
3 |
75.00 |
TERNARY |
532 |
4 |
3 |
75.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
4 |
100.00 |
TERNARY |
532 |
4 |
4 |
100.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
3 |
75.00 |
TERNARY |
532 |
4 |
3 |
75.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
3 |
75.00 |
TERNARY |
532 |
4 |
3 |
75.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
3 |
75.00 |
TERNARY |
532 |
4 |
3 |
75.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
3 |
75.00 |
TERNARY |
532 |
4 |
3 |
75.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
2 |
50.00 |
TERNARY |
532 |
4 |
2 |
50.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
2 |
50.00 |
TERNARY |
532 |
4 |
2 |
50.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
2 |
50.00 |
TERNARY |
532 |
4 |
2 |
50.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
1 |
25.00 |
TERNARY |
532 |
4 |
1 |
25.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
4 |
100.00 |
TERNARY |
532 |
4 |
4 |
100.00 |
TERNARY |
515 |
2 |
2 |
100.00 |
TERNARY |
519 |
2 |
2 |
100.00 |
TERNARY |
528 |
4 |
2 |
50.00 |
TERNARY |
532 |
4 |
2 |
50.00 |
TERNARY |
591 |
2 |
2 |
100.00 |
TERNARY |
591 |
2 |
2 |
100.00 |
TERNARY |
591 |
2 |
2 |
100.00 |
TERNARY |
591 |
2 |
2 |
100.00 |
TERNARY |
591 |
2 |
2 |
100.00 |
TERNARY |
591 |
2 |
2 |
100.00 |
TERNARY |
591 |
2 |
1 |
50.00 |
TERNARY |
591 |
2 |
1 |
50.00 |
IF |
162 |
2 |
2 |
100.00 |
IF |
423 |
2 |
2 |
100.00 |
IF |
553 |
2 |
1 |
50.00 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T21 |
0 |
1 |
- |
Covered |
T26,T7,T70 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T21 |
0 |
1 |
- |
Covered |
T26,T7,T70 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T21 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T21 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T7,T70 |
0 |
1 |
- |
Covered |
T26,T70,T78 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T7,T70 |
0 |
1 |
- |
Covered |
T26,T70,T78 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T78 |
0 |
1 |
- |
Covered |
T26,T7,T70 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T78 |
0 |
1 |
- |
Covered |
T26,T7,T70 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T78 |
0 |
1 |
- |
Covered |
T26,T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T78 |
0 |
1 |
- |
Covered |
T26,T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T78 |
0 |
1 |
- |
Covered |
T70 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T78 |
0 |
1 |
- |
Covered |
T70 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T70 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T78 |
0 |
1 |
- |
Covered |
T7,T70,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T70,T78 |
0 |
1 |
- |
Covered |
T7,T70,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T12 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T7,T12 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T12,T70 |
0 |
1 |
- |
Covered |
T26,T7,T78 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T26,T12,T70 |
0 |
1 |
- |
Covered |
T26,T7,T78 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Covered |
T7,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Covered |
T7,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21,T68 |
0 |
1 |
- |
Covered |
T7,T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21,T68 |
0 |
1 |
- |
Covered |
T7,T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T68 |
0 |
1 |
- |
Covered |
T7,T20,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T68 |
0 |
1 |
- |
Covered |
T7,T20,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21,T68 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21,T68 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21,T68 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21,T68 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Covered |
T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Covered |
T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20,T68 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20,T68 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T20,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T20,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T68 |
0 |
1 |
- |
Covered |
T7,T21,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T68 |
0 |
1 |
- |
Covered |
T7,T21,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T68 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T68 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21,T68 |
0 |
1 |
- |
Covered |
T7,T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21,T68 |
0 |
1 |
- |
Covered |
T7,T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21 |
0 |
1 |
- |
Covered |
T7,T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21 |
0 |
1 |
- |
Covered |
T7,T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Covered |
T7,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Covered |
T7,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Covered |
T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Covered |
T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21 |
0 |
1 |
- |
Covered |
T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21 |
0 |
1 |
- |
Covered |
T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T68 |
0 |
1 |
- |
Covered |
T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T68 |
0 |
1 |
- |
Covered |
T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21,T68 |
0 |
1 |
- |
Covered |
T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21,T68 |
0 |
1 |
- |
Covered |
T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20,T68 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20,T68 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21,T68 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21,T68 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20 |
0 |
1 |
- |
Covered |
T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Covered |
T20,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Covered |
T20,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Covered |
T20,T21,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7 |
0 |
1 |
- |
Covered |
T20,T21,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T20,T21 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T68 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T68 |
0 |
1 |
- |
Covered |
T7 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21 |
0 |
1 |
- |
Covered |
T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21 |
0 |
1 |
- |
Covered |
T20 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T12,T20 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T12,T20 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T12,T79,T21 |
0 |
1 |
- |
Covered |
T7,T12,T79 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T12,T79,T21 |
0 |
1 |
- |
Covered |
T7,T12,T79 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T12,T20 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T12,T20 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T12,T79,T80 |
0 |
1 |
- |
Covered |
T12,T79,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T12,T79,T80 |
0 |
1 |
- |
Covered |
T12,T79,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T12,T20 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T12,T20 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T12,T79 |
0 |
1 |
- |
Covered |
T12,T79,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T12,T79 |
0 |
1 |
- |
Covered |
T12,T79,T21 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T12,T20 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T12,T20 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T12,T79,T80 |
0 |
1 |
- |
Covered |
T12,T20,T79 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T12,T79,T80 |
0 |
1 |
- |
Covered |
T12,T20,T79 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T7,T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Covered |
T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Not Covered |
|
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21 |
0 |
1 |
- |
Covered |
T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T21 |
0 |
1 |
- |
Covered |
T20,T68 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T68 |
515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T20,T21 |
0 |
Covered |
T1,T2,T3 |
528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 :
-1-
==>
529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T21,T68 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 :
-1-
==>
533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 :
-2-
==>
534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k];
-3-
==>
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T7,T21,T68 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Not Covered |
|
591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T12,T79,T80 |
0 |
Covered |
T1,T2,T3 |
591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T68 |
0 |
Covered |
T1,T2,T3 |
591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T71 |
0 |
Covered |
T1,T2,T3 |
591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T68 |
0 |
Covered |
T1,T2,T3 |
591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T4 |
0 |
Covered |
T1,T2,T3 |
591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T25,T68 |
0 |
Covered |
T1,T2,T3 |
591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ?
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
162 if (!rst_ni) begin
-1-
163 dio_pad_attr_q <= '0;
==>
164 mio_pad_attr_q <= '0;
165 end else begin
166 // dedicated pads
167 for (int kk = 0; kk < NDioPads; kk++) begin
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
423 if (!rst_ni) begin
-1-
424 sleep_en_q <= 1'b0;
==>
425 mio_out_retreg_q <= '0;
426 mio_oe_retreg_q <= '0;
427 dio_out_retreg_q <= '0;
428 dio_oe_retreg_q <= '0;
429 end else begin
430 sleep_en_q <= sleep_en_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
553 if (prim_mubi_pkg::mubi4_test_true_strict(scanmode_i)) begin
-1-
554 dio_wkup_no_scan[k] = 1'b0;
==>
555 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T7,T13,T12 |
Assert Coverage for Module :
pinmux
Assertion Details
AlertsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
AonWkupReqKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1564604 |
1368234 |
0 |
0 |
T1 |
248 |
76 |
0 |
0 |
T2 |
419 |
247 |
0 |
0 |
T3 |
402 |
229 |
0 |
0 |
T4 |
580 |
408 |
0 |
0 |
T5 |
484 |
310 |
0 |
0 |
T6 |
397 |
223 |
0 |
0 |
T26 |
538 |
366 |
0 |
0 |
T34 |
248 |
74 |
0 |
0 |
T105 |
411 |
239 |
0 |
0 |
T106 |
419 |
248 |
0 |
0 |
DftJtagTckKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
DftJtagTmsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
DftJtagTrstKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
DftStrapsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
DioKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
DioOeKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
FpvSecCmBusIntegrity_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
0 |
0 |
0 |
FpvSecCmRegWeOnehotCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
4 |
0 |
0 |
T107 |
40927 |
1 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T110 |
0 |
1 |
0 |
0 |
T111 |
993571 |
0 |
0 |
0 |
T112 |
69399 |
0 |
0 |
0 |
T113 |
39380 |
0 |
0 |
0 |
T114 |
55976 |
0 |
0 |
0 |
T115 |
68503 |
0 |
0 |
0 |
T116 |
40578 |
0 |
0 |
0 |
T117 |
368850 |
0 |
0 |
0 |
T118 |
114584 |
0 |
0 |
0 |
T119 |
58155 |
0 |
0 |
0 |
LcJtagTckKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
LcJtagTmsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
LcJtagTrstKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
MioKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
MioOeKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
PinmuxWkupStable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1564604 |
5091 |
0 |
0 |
T4 |
580 |
20 |
0 |
0 |
T5 |
484 |
0 |
0 |
0 |
T6 |
397 |
0 |
0 |
0 |
T7 |
442 |
0 |
0 |
0 |
T12 |
0 |
73 |
0 |
0 |
T25 |
0 |
543 |
0 |
0 |
T26 |
538 |
43 |
0 |
0 |
T34 |
248 |
0 |
0 |
0 |
T70 |
0 |
68 |
0 |
0 |
T72 |
0 |
24 |
0 |
0 |
T73 |
0 |
566 |
0 |
0 |
T74 |
0 |
543 |
0 |
0 |
T79 |
0 |
75 |
0 |
0 |
T105 |
411 |
0 |
0 |
0 |
T106 |
419 |
0 |
0 |
0 |
T120 |
0 |
24 |
0 |
0 |
T121 |
435 |
0 |
0 |
0 |
T122 |
412 |
0 |
0 |
0 |
PwrMgrStrapSampleOnce0_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
1741 |
0 |
0 |
T1 |
11549 |
1 |
0 |
0 |
T2 |
21148 |
1 |
0 |
0 |
T3 |
19174 |
1 |
0 |
0 |
T4 |
27713 |
1 |
0 |
0 |
T5 |
31598 |
1 |
0 |
0 |
T6 |
19937 |
1 |
0 |
0 |
T26 |
25690 |
1 |
0 |
0 |
T34 |
10008 |
1 |
0 |
0 |
T105 |
15509 |
1 |
0 |
0 |
T106 |
23413 |
1 |
0 |
0 |
PwrMgrStrapSampleOnce1_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
0 |
0 |
977 |
RvJtagTckKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
RvJtagTmsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
RvJtagTrstKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
TlAReadyKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
TlDValidKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130607682 |
129923353 |
0 |
0 |
T1 |
11549 |
10507 |
0 |
0 |
T2 |
21148 |
20686 |
0 |
0 |
T3 |
19174 |
18759 |
0 |
0 |
T4 |
27713 |
27358 |
0 |
0 |
T5 |
31598 |
31042 |
0 |
0 |
T6 |
19937 |
19415 |
0 |
0 |
T26 |
25690 |
25334 |
0 |
0 |
T34 |
10008 |
9090 |
0 |
0 |
T105 |
15509 |
15134 |
0 |
0 |
T106 |
23413 |
22955 |
0 |
0 |
UsbWakeDetectActiveKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1564604 |
1368234 |
0 |
0 |
T1 |
248 |
76 |
0 |
0 |
T2 |
419 |
247 |
0 |
0 |
T3 |
402 |
229 |
0 |
0 |
T4 |
580 |
408 |
0 |
0 |
T5 |
484 |
310 |
0 |
0 |
T6 |
397 |
223 |
0 |
0 |
T26 |
538 |
366 |
0 |
0 |
T34 |
248 |
74 |
0 |
0 |
T105 |
411 |
239 |
0 |
0 |
T106 |
419 |
248 |
0 |
0 |
UsbWkupReqKnownO_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1564604 |
1368234 |
0 |
0 |
T1 |
248 |
76 |
0 |
0 |
T2 |
419 |
247 |
0 |
0 |
T3 |
402 |
229 |
0 |
0 |
T4 |
580 |
408 |
0 |
0 |
T5 |
484 |
310 |
0 |
0 |
T6 |
397 |
223 |
0 |
0 |
T26 |
538 |
366 |
0 |
0 |
T34 |
248 |
74 |
0 |
0 |
T105 |
411 |
239 |
0 |
0 |
T106 |
419 |
248 |
0 |
0 |