Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_uart0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart3

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : uart
TotalCoveredPercent
Totals 40 40 100.00
Total Bits 308 308 100.00
Total Bits 0->1 154 154 100.00
Total Bits 1->0 154 154 100.00

Ports 40 40 100.00
Port Bits 308 308 100.00
Port Bits 0->1 154 154 100.00
Port Bits 1->0 154 154 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T30,T36,T42 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T133,T134,T131 Yes T133,T134,T131 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T133,T134,T131 Yes T133,T134,T131 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[5:0] Yes Yes *T95,*T96,*T97 Yes T95,T96,T97 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T88,*T98,*T35 Yes T88,T98,T35 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T35,T99,T100 Yes T35,T99,T100 INPUT
tl_i.a_valid Yes Yes T38,T133,T134 Yes T38,T133,T134 INPUT
tl_o.a_ready Yes Yes T38,T133,T134 Yes T38,T133,T134 OUTPUT
tl_o.d_error Yes Yes T95,T97,T101 Yes T95,T96,T97 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T133,T134,T131 Yes T133,T134,T131 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T133,T134,T131 Yes T38,T133,T134 OUTPUT
tl_o.d_data[31:0] Yes Yes T133,T134,T131 Yes T38,T133,T134 OUTPUT
tl_o.d_sink Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_source[5:0] Yes Yes *T99,*T54,*T55 Yes T99,T54,T55 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T162 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T133,*T134,*T131 Yes T133,T134,T131 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T38,T133,T134 Yes T38,T133,T134 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T208,T75,T102 Yes T208,T75,T102 INPUT
alert_rx_i[0].ping_n Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_rx_i[0].ping_p Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T208,T75,T102 Yes T208,T75,T102 OUTPUT
cio_rx_i Yes Yes T7,T28,T133 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T133,T134,T131 Yes T133,T134,T131 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T133,T134,T131 Yes T133,T134,T131 OUTPUT
intr_tx_empty_o Yes Yes T133,T134,T131 Yes T133,T134,T131 OUTPUT
intr_rx_watermark_o Yes Yes T133,T134,T131 Yes T133,T134,T131 OUTPUT
intr_tx_done_o Yes Yes T133,T134,T131 Yes T133,T134,T131 OUTPUT
intr_rx_overflow_o Yes Yes T133,T134,T131 Yes T133,T134,T131 OUTPUT
intr_rx_frame_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_break_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_timeout_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_parity_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart0
TotalCoveredPercent
Totals 40 40 100.00
Total Bits 304 304 100.00
Total Bits 0->1 152 152 100.00
Total Bits 1->0 152 152 100.00

Ports 40 40 100.00
Port Bits 304 304 100.00
Port Bits 0->1 152 152 100.00
Port Bits 1->0 152 152 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T30,T36,T42 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T131,T132,T226 Yes T131,T132,T226 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T131,T132,T226 Yes T131,T132,T226 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[5:0] Yes Yes *T95,*T96,*T97 Yes T95,T96,T97 INPUT
tl_i.a_address[29:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T88,*T98,*T35 Yes T88,T98,T35 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T35,T99,T100 Yes T35,T99,T100 INPUT
tl_i.a_valid Yes Yes T131,T75,T132 Yes T131,T75,T132 INPUT
tl_o.a_ready Yes Yes T131,T75,T132 Yes T131,T75,T132 OUTPUT
tl_o.d_error Yes Yes T95,T162,T163 Yes T95,T101,T162 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T131,T132,T319 Yes T131,T132,T319 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T131,T132,T192 Yes T131,T75,T132 OUTPUT
tl_o.d_data[31:0] Yes Yes T131,T132,T192 Yes T131,T75,T132 OUTPUT
tl_o.d_sink Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_source[5:0] Yes Yes *T99,*T54,*T55 Yes T99,T54,T55 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T95,T101,T162 Yes T95,T162,T163 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T131,*T132,*T319 Yes T131,T132,T319 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T131,T75,T132 Yes T131,T75,T132 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T208,T75,T102 Yes T208,T75,T102 INPUT
alert_rx_i[0].ping_n Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_rx_i[0].ping_p Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T208,T75,T102 Yes T208,T75,T102 OUTPUT
cio_rx_i Yes Yes T7,T42,T37 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T131,T132,T99 Yes T131,T132,T99 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T131,T132,T319 Yes T131,T132,T319 OUTPUT
intr_tx_empty_o Yes Yes T131,T132,T319 Yes T131,T132,T319 OUTPUT
intr_rx_watermark_o Yes Yes T131,T132,T319 Yes T131,T132,T319 OUTPUT
intr_tx_done_o Yes Yes T131,T132,T319 Yes T131,T132,T319 OUTPUT
intr_rx_overflow_o Yes Yes T131,T132,T319 Yes T131,T132,T319 OUTPUT
intr_rx_frame_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_break_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_timeout_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_parity_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart1
TotalCoveredPercent
Totals 40 40 100.00
Total Bits 306 306 100.00
Total Bits 0->1 153 153 100.00
Total Bits 1->0 153 153 100.00

Ports 40 40 100.00
Port Bits 306 306 100.00
Port Bits 0->1 153 153 100.00
Port Bits 1->0 153 153 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T30,T36,T42 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T133,T134,T319 Yes T133,T134,T319 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T133,T134,T319 Yes T133,T134,T319 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[5:0] Yes Yes *T95,*T96,*T97 Yes T95,T96,T97 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T88,*T98,*T35 Yes T88,T98,T35 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T35,T99,T100 Yes T35,T99,T100 INPUT
tl_i.a_valid Yes Yes T133,T134,T75 Yes T133,T134,T75 INPUT
tl_o.a_ready Yes Yes T133,T134,T75 Yes T133,T134,T75 OUTPUT
tl_o.d_error Yes Yes T97,T162,T163 Yes T95,T96,T97 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T133,T134,T319 Yes T133,T134,T319 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T133,T134,T192 Yes T133,T134,T75 OUTPUT
tl_o.d_data[31:0] Yes Yes T133,T134,T192 Yes T133,T134,T75 OUTPUT
tl_o.d_sink Yes Yes T95,T96,T101 Yes T95,T96,T162 OUTPUT
tl_o.d_source[5:0] Yes Yes *T99,*T97,*T162 Yes T99,T95,T96 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T96,T97,T101 Yes T96,T162,T163 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T133,*T134,*T319 Yes T133,T134,T319 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T133,T134,T75 Yes T133,T134,T75 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T75,T102,T192 Yes T75,T102,T192 INPUT
alert_rx_i[0].ping_n Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_rx_i[0].ping_p Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T75,T102,T192 Yes T75,T102,T192 OUTPUT
cio_rx_i Yes Yes T28,T133,T134 Yes T7,T28,T133 INPUT
cio_tx_o Yes Yes T133,T134,T135 Yes T133,T134,T135 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T133,T134,T319 Yes T133,T134,T319 OUTPUT
intr_tx_empty_o Yes Yes T133,T134,T319 Yes T133,T134,T319 OUTPUT
intr_rx_watermark_o Yes Yes T133,T134,T319 Yes T133,T134,T319 OUTPUT
intr_tx_done_o Yes Yes T133,T134,T319 Yes T133,T134,T319 OUTPUT
intr_rx_overflow_o Yes Yes T133,T134,T319 Yes T133,T134,T319 OUTPUT
intr_rx_frame_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_break_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_timeout_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_parity_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart2
TotalCoveredPercent
Totals 40 40 100.00
Total Bits 306 306 100.00
Total Bits 0->1 153 153 100.00
Total Bits 1->0 153 153 100.00

Ports 40 40 100.00
Port Bits 306 306 100.00
Port Bits 0->1 153 153 100.00
Port Bits 1->0 153 153 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T30,T36,T42 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T63,T319,T99 Yes T63,T319,T99 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T63,T319,T99 Yes T63,T319,T99 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[5:0] Yes Yes *T95,*T96,*T97 Yes T95,T96,T97 INPUT
tl_i.a_address[16:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T88,*T98,*T35 Yes T88,T98,T35 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T35,T99,T100 Yes T35,T99,T100 INPUT
tl_i.a_valid Yes Yes T63,T75,T192 Yes T63,T75,T192 INPUT
tl_o.a_ready Yes Yes T63,T75,T192 Yes T63,T75,T192 OUTPUT
tl_o.d_error Yes Yes T95,T101,T163 Yes T95,T96,T101 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T63,T319,T99 Yes T63,T319,T99 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T63,T192,T319 Yes T63,T75,T192 OUTPUT
tl_o.d_data[31:0] Yes Yes T63,T192,T319 Yes T63,T75,T192 OUTPUT
tl_o.d_sink Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_source[5:0] Yes Yes *T99,*T95,*T163 Yes T99,T95,T96 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T96,T163,T188 Yes T95,T96,T163 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T63,*T319,*T99 Yes T63,T319,T99 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T63,T75,T192 Yes T63,T75,T192 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T75,T102,T192 Yes T75,T102,T192 INPUT
alert_rx_i[0].ping_n Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_rx_i[0].ping_p Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T75,T102,T192 Yes T75,T102,T192 OUTPUT
cio_rx_i Yes Yes T63,T64,T349 Yes T63,T64,T349 INPUT
cio_tx_o Yes Yes T63,T99,T64 Yes T63,T99,T64 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T63,T319,T64 Yes T63,T319,T64 OUTPUT
intr_tx_empty_o Yes Yes T63,T319,T64 Yes T63,T319,T64 OUTPUT
intr_rx_watermark_o Yes Yes T63,T319,T64 Yes T63,T319,T64 OUTPUT
intr_tx_done_o Yes Yes T63,T319,T64 Yes T63,T319,T64 OUTPUT
intr_rx_overflow_o Yes Yes T63,T319,T64 Yes T63,T319,T64 OUTPUT
intr_rx_frame_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_break_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_timeout_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_parity_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart3
TotalCoveredPercent
Totals 40 40 100.00
Total Bits 308 308 100.00
Total Bits 0->1 154 154 100.00
Total Bits 1->0 154 154 100.00

Ports 40 40 100.00
Port Bits 308 308 100.00
Port Bits 0->1 154 154 100.00
Port Bits 1->0 154 154 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T30,T36,T42 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T38,T65,T319 Yes T38,T65,T319 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T38,T65,T319 Yes T38,T65,T319 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[5:0] Yes Yes *T95,*T96,*T97 Yes T95,T96,T97 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T88,*T98,*T35 Yes T88,T98,T35 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T97 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T35,T99,T100 Yes T35,T99,T100 INPUT
tl_i.a_valid Yes Yes T38,T75,T192 Yes T38,T75,T192 INPUT
tl_o.a_ready Yes Yes T38,T75,T192 Yes T38,T75,T192 OUTPUT
tl_o.d_error Yes Yes T95,T97,T162 Yes T95,T97,T162 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T38,T65,T319 Yes T38,T65,T319 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T38,T192,T65 Yes T38,T75,T192 OUTPUT
tl_o.d_data[31:0] Yes Yes T38,T192,T65 Yes T38,T75,T192 OUTPUT
tl_o.d_sink Yes Yes T95,T96,T97 Yes T95,T96,T97 OUTPUT
tl_o.d_source[5:0] Yes Yes *T99,*T97,*T163 Yes T99,T95,T96 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T95,T96,T97 Yes T95,T96,T162 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T38,*T65,*T319 Yes T38,T65,T319 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T38,T75,T192 Yes T38,T75,T192 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T75,T102,T192 Yes T75,T102,T192 INPUT
alert_rx_i[0].ping_n Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_rx_i[0].ping_p Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T75,T102,T192 Yes T75,T102,T192 OUTPUT
cio_rx_i Yes Yes T38,T65,T345 Yes T38,T65,T345 INPUT
cio_tx_o Yes Yes T38,T65,T99 Yes T38,T65,T99 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T38,T65,T319 Yes T38,T65,T319 OUTPUT
intr_tx_empty_o Yes Yes T38,T65,T319 Yes T38,T65,T319 OUTPUT
intr_rx_watermark_o Yes Yes T38,T65,T319 Yes T38,T65,T319 OUTPUT
intr_tx_done_o Yes Yes T38,T65,T319 Yes T38,T65,T319 OUTPUT
intr_rx_overflow_o Yes Yes T38,T65,T319 Yes T38,T65,T319 OUTPUT
intr_rx_frame_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_break_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_timeout_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT
intr_rx_parity_err_o Yes Yes T319,T329,T330 Yes T319,T329,T330 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%