Line Coverage for Module :
prim_lc_or_hardened
| Line No. | Total | Covered | Percent |
| TOTAL | | 5 | 5 | 100.00 |
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
55 for (genvar k = 0; k < TxWidth; k++) begin : gen_hardened_or
56 4/4 assign lc_en_logic[k] = (lc_en_a_copies[k] == ActVal) || (lc_en_b_copies[k] == ActVal);
Tests: T1 T3 T4 | T1 T3 T4 | T1 T3 T4 | T1 T3 T4
57 end
58 // So far all comparisons above produce the same value in lc_en_logic.
59 // X'oring with the inverse active value will flip the bits that need to be inverted.
60 1/1 assign lc_en_o = lc_tx_t'(lc_en_logic ^ lc_tx_inv(ActVal));
Tests: T1 T3 T4
Cond Coverage for Module :
prim_lc_or_hardened
| Total | Covered | Percent |
| Conditions | 28 | 28 | 100.00 |
| Logical | 28 | 28 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 56
EXPRESSION ((lc_en_a_copies[0] == ActVal) || (lc_en_b_copies[0] == ActVal))
--------------1-------------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[0] == ActVal)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T4 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[0] == ActVal)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T4 |
LINE 56
EXPRESSION ((lc_en_a_copies[1] == ActVal) || (lc_en_b_copies[1] == ActVal))
--------------1-------------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[1] == ActVal)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T4 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[1] == ActVal)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T4 |
LINE 56
EXPRESSION ((lc_en_a_copies[2] == ActVal) || (lc_en_b_copies[2] == ActVal))
--------------1-------------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[2] == ActVal)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T4 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[2] == ActVal)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T4 |
LINE 56
EXPRESSION ((lc_en_a_copies[3] == ActVal) || (lc_en_b_copies[3] == ActVal))
--------------1-------------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[3] == ActVal)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T4 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[3] == ActVal)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T4 |
Assert Coverage for Module :
prim_lc_or_hardened
Assertion Details
FunctionCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125562184 |
124881373 |
0 |
0 |
| T1 |
10937 |
10509 |
0 |
0 |
| T2 |
24436 |
23898 |
0 |
0 |
| T3 |
14675 |
14054 |
0 |
0 |
| T4 |
23415 |
22986 |
0 |
0 |
| T5 |
26715 |
25959 |
0 |
0 |
| T6 |
34252 |
33802 |
0 |
0 |
| T7 |
19796 |
19416 |
0 |
0 |
| T8 |
27227 |
26761 |
0 |
0 |
| T10 |
21026 |
20395 |
0 |
0 |
| T35 |
24051 |
23404 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125562184 |
124881373 |
0 |
0 |
| T1 |
10937 |
10509 |
0 |
0 |
| T2 |
24436 |
23898 |
0 |
0 |
| T3 |
14675 |
14054 |
0 |
0 |
| T4 |
23415 |
22986 |
0 |
0 |
| T5 |
26715 |
25959 |
0 |
0 |
| T6 |
34252 |
33802 |
0 |
0 |
| T7 |
19796 |
19416 |
0 |
0 |
| T8 |
27227 |
26761 |
0 |
0 |
| T10 |
21026 |
20395 |
0 |
0 |
| T35 |
24051 |
23404 |
0 |
0 |