SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_prim_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_trst_n |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tms |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tdi |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tdo |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tdo_oe |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_trst_n |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tms |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tdi |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tdo |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tdo_oe |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_trst_n |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tms |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tdi |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tdo |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
prim_buf_tdo_oe |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_prim_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
u_secure_anchor_buf |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T2 T3 16 1/1 assign out_o = ~inv; Tests: T1 T2 T3
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T33 T34 T80 16 1/1 assign out_o = ~inv; Tests: T33 T34 T80
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T33 T34 T80 16 1/1 assign out_o = ~inv; Tests: T33 T34 T80
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T33 T34 T80 16 1/1 assign out_o = ~inv; Tests: T33 T34 T80
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T33 T34 T80 16 1/1 assign out_o = ~inv; Tests: T33 T34 T80
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T43 T33 T38 16 1/1 assign out_o = ~inv; Tests: T43 T33 T38
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T43 T33 T38 16 1/1 assign out_o = ~inv; Tests: T43 T33 T38
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T43 T33 T38 16 1/1 assign out_o = ~inv; Tests: T43 T33 T38
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T43 T33 T38 16 1/1 assign out_o = ~inv; Tests: T43 T33 T38
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T4 16 1/1 assign out_o = ~inv; Tests: T1 T3 T4
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T33 T34 T58 16 1/1 assign out_o = ~inv; Tests: T33 T34 T58
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T33 T34 T58 16 1/1 assign out_o = ~inv; Tests: T33 T34 T58
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T33 T34 T58 16 1/1 assign out_o = ~inv; Tests: T33 T34 T58
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T33 T34 T58 16 1/1 assign out_o = ~inv; Tests: T33 T34 T58
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T33 T34 T58 16 1/1 assign out_o = ~inv; Tests: T33 T34 T58
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T85 T86 T87 16 1/1 assign out_o = ~inv; Tests: T85 T86 T87
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T85 T86 T87 16 1/1 assign out_o = ~inv; Tests: T85 T86 T87
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T85 T86 T87 16 1/1 assign out_o = ~inv; Tests: T85 T86 T87
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T85 T86 T87 16 1/1 assign out_o = ~inv; Tests: T85 T86 T87
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T85 T86 T87 16 1/1 assign out_o = ~inv; Tests: T85 T86 T87
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T82 T89 T90 16 1/1 assign out_o = ~inv; Tests: T82 T89 T90
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T82 T89 T90 16 1/1 assign out_o = ~inv; Tests: T82 T89 T90
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T82 T89 T90 16 1/1 assign out_o = ~inv; Tests: T82 T89 T90
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T82 T89 T90 16 1/1 assign out_o = ~inv; Tests: T82 T89 T90
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T82 T89 T90 16 1/1 assign out_o = ~inv; Tests: T82 T89 T90
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T73 T172 T160 16 1/1 assign out_o = ~inv; Tests: T73 T172 T160
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T162 T139 16 1/1 assign out_o = ~inv; Tests: T160 T162 T139
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T70 T161 16 1/1 assign out_o = ~inv; Tests: T160 T70 T161
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T162 T163 16 1/1 assign out_o = ~inv; Tests: T160 T162 T163
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T164 T163 16 1/1 assign out_o = ~inv; Tests: T160 T164 T163
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T163 T167 16 1/1 assign out_o = ~inv; Tests: T160 T163 T167
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T162 T164 16 1/1 assign out_o = ~inv; Tests: T160 T162 T164
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T163 T167 16 1/1 assign out_o = ~inv; Tests: T160 T163 T167
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T163 T167 16 1/1 assign out_o = ~inv; Tests: T160 T163 T167
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T139 T163 16 1/1 assign out_o = ~inv; Tests: T160 T139 T163
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T139 T163 16 1/1 assign out_o = ~inv; Tests: T160 T139 T163
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T163 T167 16 1/1 assign out_o = ~inv; Tests: T160 T163 T167
Line No. | Total | Covered | Percent | |
---|---|---|---|---|
TOTAL | 2 | 2 | 100.00 | |
CONT_ASSIGN | 15 | 1 | 1 | 100.00 |
CONT_ASSIGN | 16 | 1 | 1 | 100.00 |
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T160 T163 T167 16 1/1 assign out_o = ~inv; Tests: T160 T163 T167
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |