Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.88 100.00 86.67 100.00 92.86


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.88 100.00 86.67 100.00 92.86


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_ibus_trans


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.88 100.00 86.67 100.00 92.86


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.88 100.00 86.67 100.00 92.86


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_dbus_trans


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
TOTAL1616100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
ALWAYS10566100.00
CONT_ASSIGN12111100.00
CONT_ASSIGN12811100.00
CONT_ASSIGN12911100.00
CONT_ASSIGN13211100.00

84 // forward path 85 2/2 assign req_tree[Pa] = req_i[offset]; Tests: T205 T206 T260  | T205 T206 T260  86 assign idx_tree[Pa] = offset; 87 2/2 assign data_tree[Pa] = data_i[offset]; Tests: T205 T206 T260  | T205 T206 T260  88 // backward (grant) path 89 2/2 assign gnt_o[offset] = gnt_tree[Pa]; Tests: T205 T206 T260  | T205 T206 T260  90 91 end else begin : gen_tie_off 92 // forward path 93 assign req_tree[Pa] = '0; 94 assign idx_tree[Pa] = '0; 95 assign data_tree[Pa] = '0; 96 logic unused_sigs; 97 assign unused_sigs = gnt_tree[Pa]; 98 end 99 // this creates the node assignments 100 end else begin : gen_nodes 101 // forward path 102 logic sel; // local helper variable 103 always_comb begin : p_node 104 // this always gives priority to the left child 105 1/1 sel = ~req_tree[C0]; Tests: T205 T206 T260  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T205 T206 T260  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T205 T206 T260  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T205 T206 T260  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T205 T206 T260  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T205 T206 T260  114 end 115 end 116 end : gen_level 117 end : gen_tree 118 119 // the results can be found at the tree root 120 if (EnDataPort) begin : gen_data_port 121 1/1 assign data_o = data_tree[0]; Tests: T205 T206 T260  122 end else begin : gen_no_dataport 123 logic [DW-1:0] unused_data; 124 assign unused_data = data_tree[0]; 125 assign data_o = '1; 126 end 127 128 1/1 assign idx_o = idx_tree[0]; Tests: T205 T206 T260  129 1/1 assign valid_o = req_tree[0]; Tests: T205 T206 T260  130 131 // this propagates a grant back to the input 132 1/1 assign gnt_tree[0] = valid_o & ready_i; Tests: T205 T206 T260 

Cond Coverage for Module : prim_arbiter_fixed
TotalCoveredPercent
Conditions151386.67
Logical151386.67
Non-Logical00
Event00

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT205,T206,T260
01CoveredT205,T206,T260
10Not Covered

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT205,T206,T260
1CoveredT205,T206,T260

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT205,T206,T260
1CoveredT205,T206,T260

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01Not Covered
10CoveredT205,T206,T260
11CoveredT205,T206,T260

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT205,T206,T260
10CoveredT205,T206,T260
11CoveredT205,T206,T260

 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT205,T206,T260

Branch Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
Branches 4 4 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T205,T206,T260
0 Covered T205,T206,T260


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T205,T206,T260
0 Covered T205,T206,T260


Assert Coverage for Module : prim_arbiter_fixed
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 14 14 100.00 13 92.86
Cover properties 0 0 0
Cover sequences 0 0 0
Total 14 14 100.00 13 92.86




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 992550702 976942492 0 0
CheckNGreaterZero_A 2022 2022 0 0
GntImpliesReady_A 992550702 8384 0 0
GntImpliesValid_A 992550702 8384 0 0
GrantKnown_A 992550702 976942492 0 0
IdxKnown_A 992550702 976942492 0 0
IndexIsCorrect_A 992550702 8384 0 0
NoReadyValidNoGrant_A 992550702 0 0 0
Priority_A 992550702 8384 0 0
ReadyAndValidImplyGrant_A 992550702 8384 0 0
ReqAndReadyImplyGrant_A 992550702 8384 0 0
ReqImpliesValid_A 992550702 8384 0 0
ValidKnown_A 992550702 976942492 0 0
gen_data_port_assertion.DataFlow_A 992550702 8384 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 976942492 0 0
T1 84498 84374 0 0
T2 175142 175018 0 0
T3 185890 185788 0 0
T4 204566 204450 0 0
T5 256090 255966 0 0
T6 177060 176950 0 0
T25 160558 160434 0 0
T31 143228 143104 0 0
T103 172824 172700 0 0
T104 134166 134056 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2022 2022 0 0
T1 2 2 0 0
T2 2 2 0 0
T3 2 2 0 0
T4 2 2 0 0
T5 2 2 0 0
T6 2 2 0 0
T25 2 2 0 0
T31 2 2 0 0
T103 2 2 0 0
T104 2 2 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 8384 0 0
T18 200000 0 0 0
T88 460884 0 0 0
T89 334482 0 0 0
T195 407440 0 0 0
T205 206848 2795 0 0
T206 0 2794 0 0
T239 943148 0 0 0
T260 0 2795 0 0
T313 1202806 0 0 0
T314 149890 0 0 0
T315 201394 0 0 0
T333 359602 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 8384 0 0
T18 200000 0 0 0
T88 460884 0 0 0
T89 334482 0 0 0
T195 407440 0 0 0
T205 206848 2795 0 0
T206 0 2794 0 0
T239 943148 0 0 0
T260 0 2795 0 0
T313 1202806 0 0 0
T314 149890 0 0 0
T315 201394 0 0 0
T333 359602 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 976942492 0 0
T1 84498 84374 0 0
T2 175142 175018 0 0
T3 185890 185788 0 0
T4 204566 204450 0 0
T5 256090 255966 0 0
T6 177060 176950 0 0
T25 160558 160434 0 0
T31 143228 143104 0 0
T103 172824 172700 0 0
T104 134166 134056 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 976942492 0 0
T1 84498 84374 0 0
T2 175142 175018 0 0
T3 185890 185788 0 0
T4 204566 204450 0 0
T5 256090 255966 0 0
T6 177060 176950 0 0
T25 160558 160434 0 0
T31 143228 143104 0 0
T103 172824 172700 0 0
T104 134166 134056 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 8384 0 0
T18 200000 0 0 0
T88 460884 0 0 0
T89 334482 0 0 0
T195 407440 0 0 0
T205 206848 2795 0 0
T206 0 2794 0 0
T239 943148 0 0 0
T260 0 2795 0 0
T313 1202806 0 0 0
T314 149890 0 0 0
T315 201394 0 0 0
T333 359602 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 0 0 0

Priority_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 8384 0 0
T18 200000 0 0 0
T88 460884 0 0 0
T89 334482 0 0 0
T195 407440 0 0 0
T205 206848 2795 0 0
T206 0 2794 0 0
T239 943148 0 0 0
T260 0 2795 0 0
T313 1202806 0 0 0
T314 149890 0 0 0
T315 201394 0 0 0
T333 359602 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 8384 0 0
T18 200000 0 0 0
T88 460884 0 0 0
T89 334482 0 0 0
T195 407440 0 0 0
T205 206848 2795 0 0
T206 0 2794 0 0
T239 943148 0 0 0
T260 0 2795 0 0
T313 1202806 0 0 0
T314 149890 0 0 0
T315 201394 0 0 0
T333 359602 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 8384 0 0
T18 200000 0 0 0
T88 460884 0 0 0
T89 334482 0 0 0
T195 407440 0 0 0
T205 206848 2795 0 0
T206 0 2794 0 0
T239 943148 0 0 0
T260 0 2795 0 0
T313 1202806 0 0 0
T314 149890 0 0 0
T315 201394 0 0 0
T333 359602 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 8384 0 0
T18 200000 0 0 0
T88 460884 0 0 0
T89 334482 0 0 0
T195 407440 0 0 0
T205 206848 2795 0 0
T206 0 2794 0 0
T239 943148 0 0 0
T260 0 2795 0 0
T313 1202806 0 0 0
T314 149890 0 0 0
T315 201394 0 0 0
T333 359602 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 976942492 0 0
T1 84498 84374 0 0
T2 175142 175018 0 0
T3 185890 185788 0 0
T4 204566 204450 0 0
T5 256090 255966 0 0
T6 177060 176950 0 0
T25 160558 160434 0 0
T31 143228 143104 0 0
T103 172824 172700 0 0
T104 134166 134056 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 992550702 8384 0 0
T18 200000 0 0 0
T88 460884 0 0 0
T89 334482 0 0 0
T195 407440 0 0 0
T205 206848 2795 0 0
T206 0 2794 0 0
T239 943148 0 0 0
T260 0 2795 0 0
T313 1202806 0 0 0
T314 149890 0 0 0
T315 201394 0 0 0
T333 359602 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
Line No.TotalCoveredPercent
TOTAL1616100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
ALWAYS10566100.00
CONT_ASSIGN12111100.00
CONT_ASSIGN12811100.00
CONT_ASSIGN12911100.00
CONT_ASSIGN13211100.00

84 // forward path 85 2/2 assign req_tree[Pa] = req_i[offset]; Tests: T205 T206 T260  | T205 T206 T260  86 assign idx_tree[Pa] = offset; 87 2/2 assign data_tree[Pa] = data_i[offset]; Tests: T205 T206 T260  | T205 T206 T260  88 // backward (grant) path 89 2/2 assign gnt_o[offset] = gnt_tree[Pa]; Tests: T205 T206 T260  | T205 T206 T260  90 91 end else begin : gen_tie_off 92 // forward path 93 assign req_tree[Pa] = '0; 94 assign idx_tree[Pa] = '0; 95 assign data_tree[Pa] = '0; 96 logic unused_sigs; 97 assign unused_sigs = gnt_tree[Pa]; 98 end 99 // this creates the node assignments 100 end else begin : gen_nodes 101 // forward path 102 logic sel; // local helper variable 103 always_comb begin : p_node 104 // this always gives priority to the left child 105 1/1 sel = ~req_tree[C0]; Tests: T205 T206 T260  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T205 T206 T260  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T205 T206 T260  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T205 T206 T260  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T205 T206 T260  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T205 T206 T260  114 end 115 end 116 end : gen_level 117 end : gen_tree 118 119 // the results can be found at the tree root 120 if (EnDataPort) begin : gen_data_port 121 1/1 assign data_o = data_tree[0]; Tests: T205 T206 T260  122 end else begin : gen_no_dataport 123 logic [DW-1:0] unused_data; 124 assign unused_data = data_tree[0]; 125 assign data_o = '1; 126 end 127 128 1/1 assign idx_o = idx_tree[0]; Tests: T205 T206 T260  129 1/1 assign valid_o = req_tree[0]; Tests: T205 T206 T260  130 131 // this propagates a grant back to the input 132 1/1 assign gnt_tree[0] = valid_o & ready_i; Tests: T205 T206 T260 

Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
TotalCoveredPercent
Conditions151386.67
Logical151386.67
Non-Logical00
Event00

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT205,T206,T260
01CoveredT205,T206,T260
10Not Covered

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT205,T206,T260
1CoveredT205,T206,T260

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT205,T206,T260
1CoveredT205,T206,T260

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01Not Covered
10CoveredT205,T206,T260
11CoveredT205,T206,T260

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT205,T206,T260
10CoveredT205,T206,T260
11CoveredT205,T206,T260

 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT205,T206,T260

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
Line No.TotalCoveredPercent
Branches 4 4 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T205,T206,T260
0 Covered T205,T206,T260


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T205,T206,T260
0 Covered T205,T206,T260


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 14 14 100.00 13 92.86
Cover properties 0 0 0
Cover sequences 0 0 0
Total 14 14 100.00 13 92.86




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 496275351 488471246 0 0
CheckNGreaterZero_A 1011 1011 0 0
GntImpliesReady_A 496275351 5196 0 0
GntImpliesValid_A 496275351 5196 0 0
GrantKnown_A 496275351 488471246 0 0
IdxKnown_A 496275351 488471246 0 0
IndexIsCorrect_A 496275351 5196 0 0
NoReadyValidNoGrant_A 496275351 0 0 0
Priority_A 496275351 5196 0 0
ReadyAndValidImplyGrant_A 496275351 5196 0 0
ReqAndReadyImplyGrant_A 496275351 5196 0 0
ReqImpliesValid_A 496275351 5196 0 0
ValidKnown_A 496275351 488471246 0 0
gen_data_port_assertion.DataFlow_A 496275351 5196 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 488471246 0 0
T1 42249 42187 0 0
T2 87571 87509 0 0
T3 92945 92894 0 0
T4 102283 102225 0 0
T5 128045 127983 0 0
T6 88530 88475 0 0
T25 80279 80217 0 0
T31 71614 71552 0 0
T103 86412 86350 0 0
T104 67083 67028 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1011 1011 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T25 1 1 0 0
T31 1 1 0 0
T103 1 1 0 0
T104 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 5196 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1732 0 0
T206 0 1732 0 0
T239 471574 0 0 0
T260 0 1732 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 5196 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1732 0 0
T206 0 1732 0 0
T239 471574 0 0 0
T260 0 1732 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 488471246 0 0
T1 42249 42187 0 0
T2 87571 87509 0 0
T3 92945 92894 0 0
T4 102283 102225 0 0
T5 128045 127983 0 0
T6 88530 88475 0 0
T25 80279 80217 0 0
T31 71614 71552 0 0
T103 86412 86350 0 0
T104 67083 67028 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 488471246 0 0
T1 42249 42187 0 0
T2 87571 87509 0 0
T3 92945 92894 0 0
T4 102283 102225 0 0
T5 128045 127983 0 0
T6 88530 88475 0 0
T25 80279 80217 0 0
T31 71614 71552 0 0
T103 86412 86350 0 0
T104 67083 67028 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 5196 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1732 0 0
T206 0 1732 0 0
T239 471574 0 0 0
T260 0 1732 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 0 0 0

Priority_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 5196 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1732 0 0
T206 0 1732 0 0
T239 471574 0 0 0
T260 0 1732 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 5196 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1732 0 0
T206 0 1732 0 0
T239 471574 0 0 0
T260 0 1732 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 5196 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1732 0 0
T206 0 1732 0 0
T239 471574 0 0 0
T260 0 1732 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 5196 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1732 0 0
T206 0 1732 0 0
T239 471574 0 0 0
T260 0 1732 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 488471246 0 0
T1 42249 42187 0 0
T2 87571 87509 0 0
T3 92945 92894 0 0
T4 102283 102225 0 0
T5 128045 127983 0 0
T6 88530 88475 0 0
T25 80279 80217 0 0
T31 71614 71552 0 0
T103 86412 86350 0 0
T104 67083 67028 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 5196 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1732 0 0
T206 0 1732 0 0
T239 471574 0 0 0
T260 0 1732 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
Line No.TotalCoveredPercent
TOTAL1616100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
ALWAYS10566100.00
CONT_ASSIGN12111100.00
CONT_ASSIGN12811100.00
CONT_ASSIGN12911100.00
CONT_ASSIGN13211100.00

84 // forward path 85 2/2 assign req_tree[Pa] = req_i[offset]; Tests: T205 T206 T260  | T205 T206 T260  86 assign idx_tree[Pa] = offset; 87 2/2 assign data_tree[Pa] = data_i[offset]; Tests: T205 T206 T260  | T205 T206 T260  88 // backward (grant) path 89 2/2 assign gnt_o[offset] = gnt_tree[Pa]; Tests: T205 T206 T260  | T205 T206 T260  90 91 end else begin : gen_tie_off 92 // forward path 93 assign req_tree[Pa] = '0; 94 assign idx_tree[Pa] = '0; 95 assign data_tree[Pa] = '0; 96 logic unused_sigs; 97 assign unused_sigs = gnt_tree[Pa]; 98 end 99 // this creates the node assignments 100 end else begin : gen_nodes 101 // forward path 102 logic sel; // local helper variable 103 always_comb begin : p_node 104 // this always gives priority to the left child 105 1/1 sel = ~req_tree[C0]; Tests: T205 T206 T260  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T205 T206 T260  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T205 T206 T260  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T205 T206 T260  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T205 T206 T260  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T205 T206 T260  114 end 115 end 116 end : gen_level 117 end : gen_tree 118 119 // the results can be found at the tree root 120 if (EnDataPort) begin : gen_data_port 121 1/1 assign data_o = data_tree[0]; Tests: T205 T206 T260  122 end else begin : gen_no_dataport 123 logic [DW-1:0] unused_data; 124 assign unused_data = data_tree[0]; 125 assign data_o = '1; 126 end 127 128 1/1 assign idx_o = idx_tree[0]; Tests: T205 T206 T260  129 1/1 assign valid_o = req_tree[0]; Tests: T205 T206 T260  130 131 // this propagates a grant back to the input 132 1/1 assign gnt_tree[0] = valid_o & ready_i; Tests: T205 T206 T260 

Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
TotalCoveredPercent
Conditions151386.67
Logical151386.67
Non-Logical00
Event00

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT205,T206,T260
01CoveredT205,T206,T260
10Not Covered

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT205,T206,T260
1CoveredT205,T206,T260

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT205,T206,T260
1CoveredT205,T206,T260

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01Not Covered
10CoveredT205,T206,T260
11CoveredT205,T206,T260

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT205,T206,T260
10CoveredT205,T206,T260
11CoveredT205,T206,T260

 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT205,T206,T260

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
Line No.TotalCoveredPercent
Branches 4 4 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T205,T206,T260
0 Covered T205,T206,T260


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T205,T206,T260
0 Covered T205,T206,T260


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 14 14 100.00 13 92.86
Cover properties 0 0 0
Cover sequences 0 0 0
Total 14 14 100.00 13 92.86




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 496275351 488471246 0 0
CheckNGreaterZero_A 1011 1011 0 0
GntImpliesReady_A 496275351 3188 0 0
GntImpliesValid_A 496275351 3188 0 0
GrantKnown_A 496275351 488471246 0 0
IdxKnown_A 496275351 488471246 0 0
IndexIsCorrect_A 496275351 3188 0 0
NoReadyValidNoGrant_A 496275351 0 0 0
Priority_A 496275351 3188 0 0
ReadyAndValidImplyGrant_A 496275351 3188 0 0
ReqAndReadyImplyGrant_A 496275351 3188 0 0
ReqImpliesValid_A 496275351 3188 0 0
ValidKnown_A 496275351 488471246 0 0
gen_data_port_assertion.DataFlow_A 496275351 3188 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 488471246 0 0
T1 42249 42187 0 0
T2 87571 87509 0 0
T3 92945 92894 0 0
T4 102283 102225 0 0
T5 128045 127983 0 0
T6 88530 88475 0 0
T25 80279 80217 0 0
T31 71614 71552 0 0
T103 86412 86350 0 0
T104 67083 67028 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1011 1011 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T25 1 1 0 0
T31 1 1 0 0
T103 1 1 0 0
T104 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 3188 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1063 0 0
T206 0 1062 0 0
T239 471574 0 0 0
T260 0 1063 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 3188 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1063 0 0
T206 0 1062 0 0
T239 471574 0 0 0
T260 0 1063 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 488471246 0 0
T1 42249 42187 0 0
T2 87571 87509 0 0
T3 92945 92894 0 0
T4 102283 102225 0 0
T5 128045 127983 0 0
T6 88530 88475 0 0
T25 80279 80217 0 0
T31 71614 71552 0 0
T103 86412 86350 0 0
T104 67083 67028 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 488471246 0 0
T1 42249 42187 0 0
T2 87571 87509 0 0
T3 92945 92894 0 0
T4 102283 102225 0 0
T5 128045 127983 0 0
T6 88530 88475 0 0
T25 80279 80217 0 0
T31 71614 71552 0 0
T103 86412 86350 0 0
T104 67083 67028 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 3188 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1063 0 0
T206 0 1062 0 0
T239 471574 0 0 0
T260 0 1063 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 0 0 0

Priority_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 3188 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1063 0 0
T206 0 1062 0 0
T239 471574 0 0 0
T260 0 1063 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 3188 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1063 0 0
T206 0 1062 0 0
T239 471574 0 0 0
T260 0 1063 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 3188 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1063 0 0
T206 0 1062 0 0
T239 471574 0 0 0
T260 0 1063 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 3188 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1063 0 0
T206 0 1062 0 0
T239 471574 0 0 0
T260 0 1063 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 488471246 0 0
T1 42249 42187 0 0
T2 87571 87509 0 0
T3 92945 92894 0 0
T4 102283 102225 0 0
T5 128045 127983 0 0
T6 88530 88475 0 0
T25 80279 80217 0 0
T31 71614 71552 0 0
T103 86412 86350 0 0
T104 67083 67028 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 496275351 3188 0 0
T18 100000 0 0 0
T88 230442 0 0 0
T89 167241 0 0 0
T195 203720 0 0 0
T205 103424 1063 0 0
T206 0 1062 0 0
T239 471574 0 0 0
T260 0 1063 0 0
T313 601403 0 0 0
T314 74945 0 0 0
T315 100697 0 0 0
T333 179801 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%